refresh

トレンド企業

トレンド企業

採用

求人Nokia

Principal ASIC verification Engineer

Nokia

Principal ASIC verification Engineer

Nokia

United States, US

·

On-site

·

Full-time

·

5mo ago

In an increasingly connected world, the pandemic has highlighted just how essential telecom networks are to keeping society running. The Network Infrastructure group is at the heart of a revolution to connectivity, pushing the boundaries to deliver more and faster network capacity to people worldwide through our ambition, innovation, and technical expertise​

Join Optical Networks division, where innovation meets scale in the AI-driven data center era. With the recent acquisition of Infinera, we’ve united two industry leaders to create an optical networking powerhouse—combining cutting-edge technology with proven leadership to redefine the future of connectivity.​

The successful candidate shall possess abundant experience in designing complex DSP for communication systems. She/he shall also have decent knowledge in analog/mixed-signal circuitry to perform the modeling and optimization of the overall high-performance front ends for communication So Cs.

Mandatory Knowledge/Skills/Abilities:

  • Have prominent tracking record in modeling analog/mixed-signal IPs, including but limited to SERDES, optical links, and wireless transmission systems.
  • Hands-on in modeling and simulating with System-Verilog (WREAL), Verilog-AMS, and/or C, C++.
  • Have a decent understanding in CMOS analog / mixed-signal design.

Preferred Knowledge/Skill/Abilities:

  • Able to create IBIS-AMI model.
  • Can code in System-Verilog (WREAL).
  • Able perform .LIB generation
  • Fluent in verbal and written communications;
  • Independently resolves issues and conquer design challenges;
  • Self-motivated and detail-oriented;
  • Has the knowledge of (optical) communication theories and Matlab coding.

Education and Experience Requirements:

  • Principal Design Engineer: M.S. in E.E. with 12+ years’ experience, or Ph.D. in E.E. with 8+ years’ experience

  • Model the circuit blocks and mixed-signal IPs, including but not limited to high-speed ADCs, DACs, CTLE, FFE, and PLLs, to work with the architect and designers to achieve the optimal system-level performance.

  • Perform the functional verification and timing analysis on the IPs and the blocks.

  • Work with the digital verification team to generate an adequate interface to ensure the robustness of the design.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Nokiaについて

Nokia

Nokia

Public

Nokia Corporation is a Finnish multinational telecommunications, information technology, and consumer electronics corporation, originally established as a pulp mill in 1865.

10,001+

従業員数

Espoo

本社所在地

$24B

企業価値

レビュー

3.6

10件のレビュー

ワークライフバランス

4.2

報酬

3.5

企業文化

4.0

キャリア

2.8

経営陣

2.5

65%

友人に勧める

良い点

Good work-life balance and flexibility

Supportive and relaxed work environment

Great culture and people

改善点

Frequent layoffs and job security issues

Limited career advancement opportunities

Constant leadership and priority changes

給与レンジ

28件のデータ

Junior/L3

Mid/L4

Junior/L3 · Global 1830 TAC Engineer

1件のレポート

$141,314

年収総額

基本給

$108,703

ストック

-

ボーナス

-

$141,314

$141,314

面接体験

4件の面接

難易度

3.0

/ 5

期間

14-28週間

内定率

25%

体験

ポジティブ 50%

普通 25%

ネガティブ 25%

面接プロセス

1

Application Review

2

Recruiter Screen

3

Technical Interview

4

HR Follow-up

5

Offer

よくある質問

Technical Knowledge

Coding/Algorithm

Behavioral/STAR

Past Experience