
Pioneering accelerated computing and AI
Senior ASIC Timing Engineer
NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities which are hard to solve, that only we can pursue, and that matter to the world. This is our life’s work, to amplify human inventiveness and intelligence.
We are now looking for a motivated Senior ASIC Timing Engineer to join our dynamic and growing team. If you want to challenge yourself and be a part of something great, join us today! NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing! More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities which are hard to tackle, that only we can pursue, and that matter to the world. This is our life’s work, to amplify human inventiveness and intelligence.
What you'll be doing:
-
Drive timing analysis and closure of Nvidia’s GPUs, CPUs, DPUs and So Cs at block level, cluster level, and/or full chip level.
-
Work with PD, DFX, Clocks, and other teams in coming up with timing closure strategy, creating timing constraints, driving timing and power convergence, as well as ECO implementation
-
Apply knowledge and experience to improve timing convergence flows working with the methodology teams.
What we need to see:
-
BS (or equivalent experience) in Electrical or Computer Engineering with 5+ years’ experience or MS (or equivalent experience) with 2+ years’ experience in Timing and STA
-
Hands-on experience in full-chip/sub-chip Static Timing Analysis (STA) and timing convergence, timing constraints generation and management.
-
Expertise in analysis and fixing of timing paths through ECOs including crosstalk and noise analysis.
-
Expertise and in-depth knowledge of industry standard STA and timing convergence tools.
-
Knowledge of deep sub-micron process nodes and hands-on experience in modeling and converging timing in these nodes.
Ways to stand out from the crowd:
-
Background in domain specific STA and timing convergence, such as GPUs, CPUs, DPUs/Network processors, or SOCs
-
Understanding of DFT logic and experience with DFT timing closure for various modes e.g., scan, BIST, etc.
-
Understanding and timing closure of digital logic/macros in AMS designs/IPs.
-
Experience in methodology and/or flow development as well as automation.
NVIDIA is widely considered to be the leader of AI computing, and one of the technology world’s most desirable employers. We have some of the most forward-thinking and hardworking people in the world working for us. If you're creative and autonomous, we want to hear from you.
Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 136,000 USD - 218,500 USD for Level 3, and 168,000 USD - 264,500 USD for Level 4.
You will also be eligible for equity and benefits.
Applications for this job will be accepted at least until March 10, 2026.
This posting is for an existing vacancy.
NVIDIA uses AI tools in its recruiting processes.
NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Staff ASIC Validation Engineer
Nokia · United States, US

Senior ASIC/SoC Development Engineer
Nokia · Germany, DE

Principal Physical Design Engineer
Microsoft · United States, California, Mountain View; United States, Washington, Redmond

Senior Digital Verification Engineer (ASIC - Client IP/Ethernet)
Ciena · 2 Locations

Principal DFT Engineer (Silicon Engineering)
SpaceX · Sunnyvale, CA
NVIDIA 소개

NVIDIA
PublicA computing platform company operating at the intersection of graphics, HPC, and AI.
10,001+
직원 수
Santa Clara
본사 위치
$4.57T
기업 가치
리뷰
10개 리뷰
4.4
10개 리뷰
워라밸
2.8
보상
4.5
문화
4.2
커리어
4.3
경영진
3.8
78%
지인 추천률
장점
Cutting-edge technology and innovation
Excellent compensation and benefits
Great team culture and collaboration
단점
High pressure and expectations
Poor work-life balance and long hours
Fast-paced environment leading to burnout
연봉 정보
79개 데이터
Junior/L3
Mid/L4
Senior/L5
Junior/L3 · Analyst
7개 리포트
$170,275
총 연봉
기본급
$130,981
주식
-
보너스
-
$155,480
$234,166
면접 후기
후기 5개
난이도
3.0
/ 5
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
자주 나오는 질문
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Past Experience
최근 소식
Negotiating NVIDIA's Offer
Base, stock, and sign-on negotiable. Recruiters invested in closing candidates. CEO reviews all 42K employee salaries monthly. Stock growth has made many employees millionaires.
reddit/blind
·
NVIDIA Company Reviews
WLB rated 3.9/5 (lowest category). 64% satisfied with WLB but 53% feel burnt out. Compensation rated 4.4-4.5/5. Experience highly team-dependent.
reddit/blind
·
NVIDIA Interview Discussions
Technical bar is high with 4-6 rounds. Process takes 4-8 weeks. Expect C++ questions, LeetCode medium, and system design. Difficulty rated 3.16/5.
reddit/blind
·
NVIDIA Culture Discussions
Team-dependent experience; sink-or-swim culture that rewards high performers but can be overwhelming. No politics, flat structure, but demanding workload with some teams requiring evening/weekend work.
reddit/blind
·