필수 스킬
Python
Job Details:
Job Description:
A Senior/Staff VLSI Verification Engineer with 11-15 years of experience drives complex SoC/ASIC verification, focusing on UVM/System Verilog testbench architecture, Mix signal IP verification strategy, and post-silicon debug. Key responsibilities include defining verification plans, guiding junior engineers, improving verification methodologies, ensuring coverage closure, and collaborating with architects for top-level verification.
Key Responsibilities:
-
Strategy & Planning: Develop, implement, and lead comprehensive verification plans for Complex Mix Signal IPs.
-
Methodology: Design and maintain advanced test benches, scoreboards, and checkers using System Verilog and UVM.
-
Technical Leadership: Mentor junior engineers, conduct code reviews, and drive verification closure to meet project milestones.
-
Debug & Analysis: Perform RTL debug, gate-level simulations, and functional/code coverage analysis.
-
Collaboration: Work with architects and design teams to identify, debug, and resolve issues, including post-silicon failures.
-
Formal Verification: Utilize formal methods (e.g., model checking) to verify complex, hard-to-reach corner cases.
Qualifications:
Required Qualifications & Experience:
-
Experience: 11-15 years of, or equivalent, experience in ASIC/SoC verification.
-
Languages & Methodologies: Expert-level knowledge of System Verilog, UVM, and Verilog.
-
Protocols: Proficiency in standard protocols like JTAG/IJTAG/CRI/APB and multi clock domain Mix signal designs.
-
Tools: Hands-on experience with industry-standard EDA tools (Synopsys VCS, Cadence Xcelium/Jasper Gold, Mentor Questa).
-
Scripting: Strong scripting skills (Python, Perl, Tcl) for testbench automation.
-
Education: B.E/B.Tech or M.E/M.Tech/MS in Electronics/VLSI Engineering.
-
Domain Knowledge: Expertise Mix signal Sensor IP verification.
Skills:
-
IP test plan development.
-
Constraint-random test generation.
-
Strong debugging capabilities and RCA (Root Cause Analysis).
-
Ability to work on complex, Mix signal designs.
Job Type:
Experienced Hire
Shift:
Shift 1 (India)
Primary Location:
India, Bangalore
Additional Locations:
Business group:
The Central Engineering Group (CEG) is Intel's data-driven organization that builds scalable engineering solutions across three pillars: Product Enablement (IP, tools, and methodologies), Custom ASIC (leveraging existing IP for custom silicon), and Foundry Enablement (supporting top customers and validating technologies). The team focuses on customer-driven, end-to-end solutions with short development cycles to deliver measurable business impact across Intel's product and foundry businesses.
Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of Trust
N/A
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. Job posting details (such as work model, location or time type) are subject to change.
ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고
Intel 소개

Intel
PublicIntel Corporation is an American multinational technology company headquartered in Santa Clara, California. It designs, manufactures, and sells computer components such as central processing units (CPUs) and related products for business and consumer markets.
120,000+
직원 수
Santa Clara
본사 위치
$200B
기업 가치
리뷰
10개 리뷰
3.4
10개 리뷰
워라밸
2.5
보상
4.0
문화
3.5
커리어
3.0
경영진
2.5
65%
지인 추천률
장점
Good benefits and compensation
Innovative technology and projects
Collaborative supportive environment
단점
Work-life balance challenges and long hours
Management issues and disorganization
High-pressure stressful environment
연봉 정보
18개 데이터
Senior/L5
Senior/L5 · Advanced Field Service Engineering Data Analyst
1개 리포트
$132,904
총 연봉
기본급
$102,234
주식
-
보너스
-
$132,904
$132,904
면접 후기
후기 2개
난이도
3.0
/ 5
소요 기간
14-28주
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
자주 나오는 질문
Coding/Algorithm
Technical Knowledge
Behavioral/STAR
System Design
Past Experience
최근 소식
US special forces soldier accused of using secret intel to win $400K on Maduro raid unmasked as he’s granted bond - New York Post
New York Post
News
·
1w ago
Stock Market Gains As Intel Drives Chip Surge; Fed Meeting, Powell On Deck - Investor's Business Daily
Investor's Business Daily
News
·
1w ago
Anything Intel Can Do, Advanced Micro Devices Might Be Able to Do Better - Barron's
Barron's
News
·
1w ago
'Fast Money' traders talk Intel's record trading day - CNBC
CNBC
News
·
1w ago



