トレンド企業

Intel
Intel

Intel inside.

Mixed Signal Logic Verification Engineer

職種エンジニアリング
経験ミドル級
勤務地India
勤務オンサイト
雇用正社員
掲載1ヶ月前
応募する

必須スキル

Python

Job Details:

Job Description:

A Senior/Staff VLSI Verification Engineer with 11-15 years of experience drives complex SoC/ASIC verification, focusing on UVM/System Verilog testbench architecture, Mix signal IP verification strategy, and post-silicon debug. Key responsibilities include defining verification plans, guiding junior engineers, improving verification methodologies, ensuring coverage closure, and collaborating with architects for top-level verification.

Key Responsibilities:

  • Strategy & Planning: Develop, implement, and lead comprehensive verification plans for Complex Mix Signal IPs.

  • Methodology: Design and maintain advanced test benches, scoreboards, and checkers using System Verilog and UVM.

  • Technical Leadership: Mentor junior engineers, conduct code reviews, and drive verification closure to meet project milestones.

  • Debug & Analysis: Perform RTL debug, gate-level simulations, and functional/code coverage analysis.

  • Collaboration: Work with architects and design teams to identify, debug, and resolve issues, including post-silicon failures.

  • Formal Verification: Utilize formal methods (e.g., model checking) to verify complex, hard-to-reach corner cases.

Qualifications:

Required Qualifications & Experience:

  • Experience: 11-15 years of, or equivalent, experience in ASIC/SoC verification.

  • Languages & Methodologies: Expert-level knowledge of System Verilog, UVM, and Verilog.

  • Protocols: Proficiency in standard protocols like JTAG/IJTAG/CRI/APB and multi clock domain Mix signal designs.

  • Tools: Hands-on experience with industry-standard EDA tools (Synopsys VCS, Cadence Xcelium/Jasper Gold, Mentor Questa).

  • Scripting: Strong scripting skills (Python, Perl, Tcl) for testbench automation.

  • Education: B.E/B.Tech or M.E/M.Tech/MS in Electronics/VLSI Engineering.

  • Domain Knowledge: Expertise Mix signal Sensor IP verification.

Skills:

  • IP test plan development.

  • Constraint-random test generation.

  • Strong debugging capabilities and RCA (Root Cause Analysis).

  • Ability to work on complex, Mix signal designs.

Job Type:

Experienced Hire

Shift:

Shift 1 (India)

Primary Location:

India, Bangalore

Additional Locations:

Business group:

The Central Engineering Group (CEG) is Intel's data-driven organization that builds scalable engineering solutions across three pillars: Product Enablement (IP, tools, and methodologies), Custom ASIC (leveraging existing IP for custom silicon), and Foundry Enablement (supporting top customers and validating technologies). The team focuses on customer-driven, end-to-end solutions with short development cycles to deliver measurable business impact across Intel's product and foundry businesses.

Posting Statement:

All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Position of Trust

N/A

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. Job posting details (such as work model, location or time type) are subject to change.

ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Intelについて

Intel

Intel

Public

Intel Corporation is an American multinational technology company headquartered in Santa Clara, California. It designs, manufactures, and sells computer components such as central processing units (CPUs) and related products for business and consumer markets.

120,000+

従業員数

Santa Clara

本社所在地

$200B

企業価値

レビュー

10件のレビュー

3.4

10件のレビュー

ワークライフバランス

2.5

報酬

4.0

企業文化

3.5

キャリア

3.0

経営陣

2.5

65%

知人への推奨率

良い点

Good benefits and compensation

Innovative technology and projects

Collaborative supportive environment

改善点

Work-life balance challenges and long hours

Management issues and disorganization

High-pressure stressful environment

給与レンジ

18件のデータ

Senior/L5

Senior/L5 · Advanced Field Service Engineering Data Analyst

1件のレポート

$132,904

年収総額

基本給

$102,234

ストック

-

ボーナス

-

$132,904

$132,904

面接レビュー

レビュー2件

難易度

3.0

/ 5

期間

14-28週間

面接プロセス

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

Technical Knowledge

Behavioral/STAR

System Design

Past Experience