招聘
必备技能
SystemVerilog
UVM
Verilog
VHDL
Python
Perl
IC verification
Leadership
Project Management
Responsibilities:
-
Lead, supervise, mentor, and develop a team of verification engineers across multiple projects. Manage verification team deliverables, quality, schedules, and resource allocation for concurrent projects. (20%)
-
Track & report verification progress using quantitative metrics and coverage analysis. Identify and mitigate verification risks early. Report to remote verification & design teams. Coordinate with project management and cross-functional teams. (20%)
-
Drive definition and implementation of comprehensive verification plans and test strategies for digital/mixed-signal integrated circuit designs. Work closely with design teams to understand micro-architecture and functional specifications. Direct detailed test plans, coverage models, and verification environments. Drive coverage closure including functional, code, and assertion-based coverage. Generate technical documentation and drive verification reviews. (20%)
-
Manage design and implementation of complex testbenches using System Verilog and UVM methodology. Lead block and chip-level register-transfer level (RTL), gate-level and analog/mixed-signal (AMS) verification. Develop directed test cases, constrained-random verification environments and reusable verification components. Improve verification scalability and portability from project to project by environment enhancement and tools automation. Establish and manage continuous integration, regression testing, scoreboards, monitors, and checkers. (20%)
-
Interface with system, digital hardware, embedded firmware, analog and cross functional teams. (10%)
-
Drive adoption of advanced verification methodologies, best practices and tool evaluation. (5%)
-
Technical support to silicon lab evaluation, test, product and application engineers. (5%)
Minimum Qualifications:
-
8+ years of industry experience in integrated circuit design verification (DV)
-
3+ years in a technical leadership or management role
-
B.S. or M.S. in Electrical or Computer Engineering
-
Proven track record of successful tape-outs for complex digital or mixed-signal designs
-
Demonstration of ability to lead technical teams and drive high-quality & timely results
-
Experience managing concurrent projects, competing priorities and sub-teams
-
Strong analytical, synthesis and problem solving skills
-
In-depth knowledge and experience in digital IC verification for mixed-signal ICs with MCU based hardware systems (ARM, RISC-V, PIC, STM32) with memories, custom digital micro-architecture, interfaces, dedicated hardware peripherals, embedded signal processing, external IPs, and analog peripherals.
-
Proficiency in System Verilog as High-level Verification Language and UVM implementation, Verilog/VHDL, scripting languages (Python, Perl), debugging capabilities, and industry leading EDA verification tools (Synopsys, Cadence, Siemens)
-
Experience with standard hardware protocols (I2C, I3C, SPI, MIPI)
-
Independent, self-motivated, rigorous, innovating, team player and able to follow through
-
Excellent verbal and written communication skills
Desired Qualifications
-
Knowledge of system-level aspects: signal processing, mixed-signal, digital hardware, embedded firmware, analog, modelling, test and application
-
Experience with analog block behavioral modelling with SV RNM/Verilog/VHDL
-
Experience with consumer and/or ITA market circuit developments
总浏览量
0
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

Associate Manager- Software Quality
Stryker · Gurugram, India

CFIN O2C Solution lead
ABB · Bangalore, Karnataka, India

Manager, Scientific Communications
Amgen · India - Hyderabad

Associate Director- Internal Investigations
TIAA · Mumbai, India - Winchester Building

Manager - Applications Engineering
Ingersoll Rand · Pune, MH, IN, 412216
关于Semtech

Semtech
PublicSemtech Corp supplies analog, mixed-signal semiconductors, and algorithms for enterprise, communication, and industrial applications.
1,001-5,000
员工数
Camarillo
总部位置
$1.2B
企业估值
评价
2.9
10条评价
工作生活平衡
3.8
薪酬
2.5
企业文化
2.8
职业发展
3.2
管理层
1.8
25%
推荐给朋友
优点
Great people and coworkers
Good work-life balance and remote work options
Learning opportunities and career growth potential
缺点
Poor management and leadership
Political workplace culture
Below average compensation and benefits
薪资范围
41个数据点
Mid/L4
Senior/L5
Mid/L4 · Product Engineering Manager
3份报告
$124,200
年薪总额
基本工资
$108,000
股票
-
奖金
-
$124,200
$135,700
面试经验
1次面试
难度
2.0
/ 5
时长
14-28周
面试流程
1
Application Review
2
HR Screen
3
Hiring Manager Interview
4
Skills Assessment
5
Offer
常见问题
Past Experience
Technical Knowledge
Attention to Detail
Data Management Skills
Culture Fit
新闻动态
Semtech, Allegro MicroSystems, and Kulicke and Soffa Shares Skyrocket, What You Need To Know - Yahoo Finance UK
Yahoo Finance UK
News
·
3d ago
Semtech (NASDAQ:SMTC) Sets New 52-Week High - What's Next? - MarketBeat
MarketBeat
News
·
5d ago
A Look at Semtech Corp (SMTC) After 3.5% Gain -- GF Value $34.71 vs Price $93.27 - GuruFocus
GuruFocus
News
·
6d ago
Why Is Semtech (SMTC) Up 13.8% Since Last Earnings Report? - Yahoo Finance Singapore
Yahoo Finance Singapore
News
·
6d ago