採用
福利厚生
•Healthcare
•Equity
•Parental Leave
•Learning
必須スキル
TypeScript
PostgreSQL
JavaScript
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Principal Application Engineer (Front-end Verification)
Position Description:
1. Work closely with the Sales team to identify and scope opportunities for Cadence SoC Verification solution, simulation Emulation and Acceleration products.
2. Plan, execute and manage key technical evaluations and benchmark with existing and potential customers.
3. Train, ramp-up and accompany customer project.
4. Conduct basic and advanced trainings, presentations and demos as necessary.
5. Providing technical expertise to address clients’ queries, which need expert involvement.
6. Aligned closely with corporate engineering and sales/marketing team on customer requirement for product direction/improvement.
Position Requirements:
Over 2~8 years’ experience in the following areas:
1. 2.Design experience in Verilog/VHDL for IP or SoC chip level.
2. HW verification with knowledge of System Verilog/VHDL and HDL simulators
3. FPGA prototyping project experience
4. Experience with hardware emulator or accelerator is a big advantage
5. Advanced Verification Methodology like UVM is a plus
6. Knowledge of Unix and Linux is highly desired
7. Strong verbal and written communication skills in English
8. Strong teamwork skills with good human relationship
We’re doing work that matters. Help us solve what others can’t.
総閲覧数
1
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

AI Customer Engineer/Sr
Qualcomm · Beijing, Beijing, China

Customer Engineer III-CMP-Shanghai
Applied Materials · Shanghai,CHN

Customer Engineer - Multimedia - up to Sr Staff Level
Qualcomm · Beijing, Beijing, China; Shanghai, Shanghai, China

Senior Channel Sales Engineer
Johnson Controls · Hangzhou-Zhejiang-China

Senior Sales Engineer
Schneider Electric · Huangshi, China; Huangshi, China
Cadenceについて

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
従業員数
San Jose
本社所在地
$8.5B
企業価値
レビュー
4.0
10件のレビュー
ワークライフバランス
4.2
報酬
2.8
企業文化
4.1
キャリア
3.2
経営陣
3.4
72%
友人に勧める
良い点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
改善点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
給与レンジ
58件のデータ
Junior/L3
Junior/L3 · Data Analyst
1件のレポート
$91,103
年収総額
基本給
$85,276
ストック
-
ボーナス
$5,827
$59,612
$139,984
面接体験
1件の面接
難易度
3.0
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
よくある質問
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
ニュース&話題
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
3d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
4d ago