refresh

トレンド企業

トレンド企業

採用

求人Semtech

Verification Manager

Semtech

Verification Manager

Semtech

IND - Hyderabad

·

On-site

·

Full-time

·

1mo ago

必須スキル

SystemVerilog

UVM

Verilog

VHDL

Python

Perl

IC verification

Leadership

Project Management

Responsibilities:

  • Lead, supervise, mentor, and develop a team of verification engineers across multiple projects. Manage verification team deliverables, quality, schedules, and resource allocation for concurrent projects. (20%)

  • Track & report verification progress using quantitative metrics and coverage analysis. Identify and mitigate verification risks early. Report to remote verification & design teams. Coordinate with project management and cross-functional teams. (20%)

  • Drive definition and implementation of comprehensive verification plans and test strategies for digital/mixed-signal integrated circuit designs. Work closely with design teams to understand micro-architecture and functional specifications. Direct detailed test plans, coverage models, and verification environments. Drive coverage closure including functional, code, and assertion-based coverage. Generate technical documentation and drive verification reviews. (20%)

  • Manage design and implementation of complex testbenches using System Verilog and UVM methodology. Lead block and chip-level register-transfer level (RTL), gate-level and analog/mixed-signal (AMS) verification. Develop directed test cases, constrained-random verification environments and reusable verification components. Improve verification scalability and portability from project to project by environment enhancement and tools automation. Establish and manage continuous integration, regression testing, scoreboards, monitors, and checkers. (20%)

  • Interface with system, digital hardware, embedded firmware, analog and cross functional teams. (10%)

  • Drive adoption of advanced verification methodologies, best practices and tool evaluation. (5%)

  • Technical support to silicon lab evaluation, test, product and application engineers. (5%)

Minimum Qualifications:

  • 8+ years of industry experience in integrated circuit design verification (DV)

  • 3+ years in a technical leadership or management role

  • B.S. or M.S. in Electrical or Computer Engineering

  • Proven track record of successful tape-outs for complex digital or mixed-signal designs

  • Demonstration of ability to lead technical teams and drive high-quality & timely results

  • Experience managing concurrent projects, competing priorities and sub-teams

  • Strong analytical, synthesis and problem solving skills

  • In-depth knowledge and experience in digital IC verification for mixed-signal ICs with MCU based hardware systems (ARM, RISC-V, PIC, STM32) with memories, custom digital micro-architecture, interfaces, dedicated hardware peripherals, embedded signal processing, external IPs, and analog peripherals.

  • Proficiency in System Verilog as High-level Verification Language and UVM implementation, Verilog/VHDL, scripting languages (Python, Perl), debugging capabilities, and industry leading EDA verification tools (Synopsys, Cadence, Siemens)

  • Experience with standard hardware protocols (I2C, I3C, SPI, MIPI)

  • Independent, self-motivated, rigorous, innovating, team player and able to follow through

  • Excellent verbal and written communication skills

Desired Qualifications

  • Knowledge of system-level aspects: signal processing, mixed-signal, digital hardware, embedded firmware, analog, modelling, test and application

  • Experience with analog block behavioral modelling with SV RNM/Verilog/VHDL

  • Experience with consumer and/or ITA market circuit developments

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Semtechについて

Semtech

Semtech

Public

Semtech Corp supplies analog, mixed-signal semiconductors, and algorithms for enterprise, communication, and industrial applications.

1,001-5,000

従業員数

Camarillo

本社所在地

$1.2B

企業価値

レビュー

2.9

10件のレビュー

ワークライフバランス

3.8

報酬

2.5

企業文化

2.8

キャリア

3.2

経営陣

1.8

25%

友人に勧める

良い点

Great people and coworkers

Good work-life balance and remote work options

Learning opportunities and career growth potential

改善点

Poor management and leadership

Political workplace culture

Below average compensation and benefits

給与レンジ

41件のデータ

Mid/L4

Senior/L5

Mid/L4 · Product Engineering Manager

3件のレポート

$124,200

年収総額

基本給

$108,000

ストック

-

ボーナス

-

$124,200

$135,700

面接体験

1件の面接

難易度

2.0

/ 5

期間

14-28週間

面接プロセス

1

Application Review

2

HR Screen

3

Hiring Manager Interview

4

Skills Assessment

5

Offer

よくある質問

Past Experience

Technical Knowledge

Attention to Detail

Data Management Skills

Culture Fit