채용
PhD Position - mm-Wave mixing ADC for automotive digital (FMCW) radar receivers
Eindhoven
·
On-site
·
Internship
·
2mo ago
필수 스킬
Analog circuit design
Mixed-signal circuit design
mmW circuit design
Data converter design
Cadence
Matlab
Project Proposal: A 77GHz Continuous-Time SD ADC
Introduction
Future generation automotive receivers for eg FMCW MIMO radar reception require increasing larger bandwidths, higher dynamic range and spectral purity at low-power consumption. Moreover, a general trend is that the ADC is moving closer to the antenna, to reduce system complexity, lower cost and improve performance. This project focuses on the research and design of a continuous time SD ADC with embedded 77GHz mixer front-end for direct digitization and demodulation of the mmW FMCW signals.
Objectives
The objective of this project is the realization of a wideband, high dynamic range continuous-time ADC with embedded mmW mixer for direct 77GHz digitization. Voltage and current mixer concepts will be studied to meet the stringent noise and linearity requirements. There will be close cooperation with already running PhD projects on continuous-time ADCs so the focus of this project can be on the critical mmW input stage of the ADC, while potentially benefiting from re-use for the back-end stage design.
Background
Frequency‑modulated continuous‑wave (FMCW) radar has become the dominant sensing modality for automotive radar applications due to its robustness, high range resolution, and compatibility with compact CMOS implementations. In FMCW radar systems, distance and velocity information are extracted from the frequency difference between the transmitted chirp and the received echo, which places stringent requirements on receiver linearity, noise performance, and bandwidth. As radar systems evolve toward higher resolution and multi‑antenna (MIMO) configurations, the receiver front‑end must support increasingly wide instantaneous bandwidths while maintaining low power consumption and high dynamic range.
Modern FMCW radar receivers typically operate in the 76–81 GHz band and rely on down‑conversion of the received millimeter‑wave (mmW) signal to baseband. This function is performed by mmW mixers, which translate the high‑frequency input signal using a local oscillator (LO) derived from the same chirp generator as the transmitter. Mixer performance is critical, as it directly impacts receiver noise figure, linearity, and spurious response. Both voltage‑mode and current‑mode mixer topologies are commonly used at mmW frequencies, each presenting trade‑offs in terms of conversion gain, isolation, and compatibility with subsequent baseband circuitry. Implementing these mixers in advanced CMOS technologies enables high levels of integration but also exacerbates challenges related to device noise, parasitics, and LO leakage.
A key architectural trend in FMCW radar receivers is the push towards earlier digitizing, placing the analog‑to‑digital converter (ADC) closer to the antenna interface. Early digitization reduces the complexity of analog baseband processing, improves calibration capabilities, and facilitates digital beamforming in MIMO systems. However, this shift places stringent requirements on the ADC, which must handle wide signal bandwidths, large dynamic range, and strong interferers while operating at low supply voltages. Continuous‑time sigma‑delta (CT ΣΔ) ADCs are particularly attractive in this context due to their inherent anti‑alias filtering, high linearity, and excellent noise‑shaping properties.
Integrating a mmW mixer directly into a CT ΣΔ ADC represents a promising but challenging approach for next‑generation FMCW radar receivers. The mixer‑ADC interface must simultaneously satisfy conflicting requirements on noise, linearity, stability, and clocking, particularly at carrier frequencies around 76-81 GHz. Careful architectural choices and circuit‑level innovation are therefore required to realize a robust, low‑power solution capable of direct digitization and demodulation of FMCW radar signals. Key research challenges include the interaction between mm Wave mixing and continuous‑time ΣΔ feedback loops, LO phase‑noise, and stringent linearity constraints under FMCW chirp excitation. The project will explore architectural and circuit‑level innovations to address these challenges.
Requirements for this role
-
Master’s degree in electrical engineering or related field
-
Strong background in mmW and analog/mixed-signal circuit design
-
Background in data converters
-
Experience in Cadence and Matlab
Project Plan
-
Phase 1: System architecture and behavioral modeling, define system specifications and performance targets.
-
Phase 2: Circuit design and simulation.
-
Phase 3: Layout, fabrication, and testing of prototype design.
-
Phase 4: Publication and benchmarking.
This 4 years PhD project is a cooperation between Delft University of Technology and NXP Semiconductors. Interested in joining our team? Submit your CV and personal background and let us talk about it!
Supervisors:
Kofi Makinwa (Delft University)
Lucien Breems (NXP Semiconductors, Delft University)
Muhammed Bolatkale (NXP Semiconductors, Delft University)
총 조회수
0
총 지원 클릭 수
0
모의 지 원자 수
0
스크랩
0
비슷한 채용공고

Project Engineer Marine & Ports
ABB · Rotterdam, South Holland, Netherlands

AOSP Engineer
Adyen · Amsterdam

Test Expert
Chevron · Rotterdam, Netherlands

Integration Engineer - VoLTE-Control
Ericsson · Maastricht,Limburg,Netherlands

Service Engineer Marine & Ports Drives
ABB · Rotterdam, South Holland, Netherlands
NXP Semiconductors 소개
NXP Semiconductors
PublicNXP Semiconductors produces secure connectivity solutions for embedded applications.
10,001+
직원 수
Eindhoven
본사 위치
$45B
기업 가치
리뷰
3.7
10개 리뷰
워라밸
3.8
보상
4.0
문화
4.2
커리어
3.2
경영진
3.0
72%
친구에게 추천
장점
Supportive management and colleagues
Good work-life balance and flexible hours
Innovation and interesting technology projects
단점
Limited career advancement and training opportunities
Management communication and organization issues
Heavy workload and long hours during deadlines
연봉 정보
227개 데이터
Junior/L3
L3
Intern
Junior/L3 · Data Scientist
0개 리포트
$114,000
총 연봉
기본급
$99,000
주식
-
보너스
$15,000
$96,900
$131,100
면접 경험
42개 면접
난이도
3.1
/ 5
소요 기간
14-28주
합격률
33%
경험
긍정 69%
보통 13%
부정 18%
면접 과정
1
Phone Screen
2
Technical Interview
3
Hiring Manager
4
Team Fit
자주 나오는 질문
Technical skills
Past experience
Team collaboration
Problem solving
뉴스 & 버즈
NXP Semiconductors (NASDAQ:NXPI) Rating Lowered to "Strong Sell" at Mizuho - MarketBeat
MarketBeat
News
·
3d ago
Mizuho downgrades NXP Semiconductors stock on auto exposure - Investing.com
Investing.com
News
·
4d ago
Mizuho Securities Maintains NXP Semiconductors(NXPI.US) With Sell Rating, Maintains Target Price $188 - Moomoo
Moomoo
News
·
4d ago
This NXP Semiconductors Analyst Turns Bearish; Here Are Top 5 Downgrades For Friday - Benzinga
Benzinga
News
·
4d ago