
Pioneering accelerated computing and AI
Senior Custom SOC IP Verification Engineer
福利待遇
•股权
•医疗保险
•401k
必备技能
ASIC Verification
UVM
SystemVerilog
C
SystemC
Python
Perl
Test Planning
NVIDIA NVLink™ Fusion delivers industry-leading AI scale-up and scale-out performance with NVIDIA technology plus semi-custom ASICs or CPUs . NVIDIA is seeking a Senior Custom SOC/IP Verification Engineer to verify the next generation NVLink Fusion semi-custom silicon. We are looking for special individuals with passion and desire to deliver innovative products. If you are a motivated individual that understands how complex SOC and IPs are built, and understand various development cycles, this is your place to be.
What you'll be doing:
-
Responsible for ASIC design verification for various IPs at IP and SOC levels
-
Responsible for reference model development and integration
-
Participate in IP/SOC architecture, micro-architecture reviews, interface with Architecture, SW/FW, Design, and Modeling to work out comprehensive first-time right verification plans
-
Contribute to the innovative verification methodology development, functional and code coverage closure.
-
Work on the complex TB creation, direct/random tests and drive the function and coverage to closure.
-
Contribute to the development of silicon and platform verification strategy and methodology
-
Triage the fail on SOC level with SOCV/EMU/SW team
-
Collaborate with IP development teams, and participate in, and support soft and hard IP identification, selection, and IP licensing
What we need to see:
-
Clear understanding of complexities involved with various design verification tools, including Synopsys VCS or Cadence Xcelium Simulator, Verdi, Jasper Gold or VC Formal
-
Track record of first-pass success in ASIC Development
-
B.S. or M.S. degree in Computer Engineering or Electrical Engineering
-
Experience working across multiple projects and adjusting priorities in partnership with stakeholders
-
5 years of experience owning processing ASIC, IP or SoC design verification
-
Experience managing and delivering complex mixed language UVM and C testbenches
-
Ability to interpret functional specs and creating comprehensive test plans
-
Ability to write directed and constraint random test to achieve coverage-driven verification closure
-
Strong programming skills in C/SystemC. Familiar with the GDB debugging.
-
Experience developing tools and infrastructure using Perl or Python
Ways to stand out from the crowd:
-
Hands-on experience with AMBA protocols such as AXI, ACE, CHI, etc.
-
Hands-on experience with complex subsystems in new technologies like ARM CPU complex, LPDDR, HBM, GPU’s, UCIE, PCIE or Network on chip and with performance verification
浏览量
0
申请点击
0
Mock Apply
0
收藏
0
相似职位

Product Engineer, Megapack, Energy
Tesla · Red Hill, Queensland

Systems Support Operations Engineer, Energy
Tesla · Fremont, California

Manufacturing Equipment Engineer, Power Electronics
Tesla · Lathrop, California

Electrical Engineer, Automated Test Equipment
Tesla · Palo Alto, California

Manufacturing Vision Engineer, Battery Vision
Tesla · Palo Alto, California
关于NVIDIA

NVIDIA
PublicA computing platform company operating at the intersection of graphics, HPC, and AI.
10,001+
员工数
Santa Clara
总部位置
$4.57T
企业估值
评价
10条评价
4.4
10条评价
工作生活平衡
2.8
薪酬
4.5
企业文化
4.2
职业发展
4.3
管理层
3.8
78%
推荐率
优点
Cutting-edge technology and innovation
Excellent compensation and benefits
Great team culture and collaboration
缺点
High pressure and expectations
Poor work-life balance and long hours
Fast-paced environment leading to burnout
薪资范围
79个数据点
Junior/L3
Mid/L4
Senior/L5
Junior/L3 · Analyst
7份报告
$170,275
年薪总额
基本工资
$130,981
股票
-
奖金
-
$155,480
$234,166
面试评价
5条评价
难度
3.0
/ 5
面试流程
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
常见问题
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Past Experience