
Pioneering accelerated computing and AI
Dataflow Development Engineer
필수 스킬
Linux
NVIDIA is known as the "AI Computing Company." Our GPUs power modern Deep Learning software frameworks, accelerated analytics, data centers, and autonomous vehicles. We are looking for a Dataflow Development Engineer to join our team and develop, build, and improve dataflow systems at the hardware–software boundary. You will work on FPGA accelerator dataflow: implementing and tuning dataflow pipelines, creating host-side drivers and runtimes that collaborate with programmable logic, and jointly inventing hardware and software for deterministic, low-latency execution.
Dataflow development engineers at NVIDIA connect FPGA and custom hardware with our software systems. You will implement dataflow graphs and streaming pipelines in hardware. You will build efficient host–device interfaces (PCIe, DMA, VFIO) and collaborate with compiler and architecture teams to map high-level dataflow onto FPGA and accelerator fabrics. Your work directly affects latency, efficiency, and resource usage for inference at scale. The ideal candidate has a proven hardware approach, including experience with FPGA development, HDL, or hardware/software co-design. They can analyze timing, resource usage, and data movement. We seek engineers comfortable working from RTL to runtime. They consider pipelines and hardware performance and enjoy implementing dataflow architectures in silicon and programmable logic.
What you'll be doing:
-
Build and implement dataflow pipelines and streaming architectures in FPGA or programmable logic.
-
Develop host-side software, drivers, and runtimes that collaborate with FPGA and accelerator hardware (e.g. PCIe, DMA, VFIO).
-
Partner with compiler and hardware groups to allocate dataflow graphs onto hardware resources; improve latency, processing efficiency, and area/utilization.
-
Build and maintain hardware–software co-design flows: from high-level dataflow specs to synthesis, place-and-route, and validation.
-
Build tooling and methodologies for debugging, profiling, and validating dataflow behavior in hardware; participate in design reviews and cross-team alignment across EMEA and globally.
What we need to see:
-
BS or higher degree or equivalent experience in CS/EE/CE with more than 5 years in FPGA development, hardware dataflow, or hardware/software co-design.
-
Hands-on experience with RTL/HDL (Verilog, VHDL) or high-level synthesis (HLS); ability to build and debug dataflow-style pipelines in hardware.
-
Solid programming abilities in C/C++ for host drivers, runtimes, or tooling; familiarity with hardware interfaces (e.g. PCIe, DMA, memory-mapped I/O).
-
Proven understanding of dataflow and streaming concepts: pipelining, backpressure, buffering, and resource/area trade-offs.
-
Familiarity with FPGA toolchains (synthesis, P&R, timing closure) and with Linux, scripting, and version control.
-
Excellent communication in English; ability to work with distributed teams.
Ways to stand out from the crowd:
-
Experience working with FPGA dataflow for machine learning inference, networking, or high-throughput streaming (e.g. Xilinx/AMD, Intel FPGA).
-
VFIO, SR-IOV, or other pass through/virtualization for accelerators; low-level driver or BSP development.
-
ASIC or custom-silicon dataflow build; RTL develop for dataflow or network-on-chip (NoC).
-
Background in compiler backends or HLS that targets FPGAs; MLIR or IR-level optimization for hardware mapping.
-
Experience with multi-FPGA or FPGA–GPU systems; distributed dataflow across programmable logic and accelerators.
Join our team of world-class engineers and be part of the groundbreaking work we do at NVIDIA. We are committed to encouraging a collaborative and inclusive environment, where every team member has the opportunity to thrive and make a significant impact!
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Project Engineer Meet & Regeltechniek - Oosterwolde
Johnson Controls · Oosterwolde-Friesland-Netherlands

Power Electronics Engineer
Schneider Electric · North Holland, Netherlands

Integration Engineer - VoLTE-Control
Ericsson · Maastricht,Limburg,Netherlands

Specialist Solution Engineer, ITSM
Salesforce · Netherlands - Amsterdam

AV Engineer L5 - EMEA
Netflix · Amsterdam,Netherlands
NVIDIA 소개

NVIDIA
PublicA computing platform company operating at the intersection of graphics, HPC, and AI.
10,001+
직원 수
Santa Clara
본사 위치
$4.57T
기업 가치
리뷰
10개 리뷰
4.4
10개 리뷰
워라밸
2.8
보상
4.5
문화
4.2
커리어
4.3
경영진
3.8
78%
지인 추천률
장점
Cutting-edge technology and innovation
Excellent compensation and benefits
Great team culture and collaboration
단점
High pressure and expectations
Poor work-life balance and long hours
Fast-paced environment leading to burnout
연봉 정보
79개 데이터
Junior/L3
Mid/L4
Senior/L5
Junior/L3 · Analyst
7개 리포트
$170,275
총 연봉
기본급
$130,981
주식
-
보너스
-
$155,480
$234,166
면접 후기
후기 5개
난이도
3.0
/ 5
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
자주 나오는 질문
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Past Experience
최근 소식
Negotiating NVIDIA's Offer
Base, stock, and sign-on negotiable. Recruiters invested in closing candidates. CEO reviews all 42K employee salaries monthly. Stock growth has made many employees millionaires.
reddit/blind
·
NVIDIA Company Reviews
WLB rated 3.9/5 (lowest category). 64% satisfied with WLB but 53% feel burnt out. Compensation rated 4.4-4.5/5. Experience highly team-dependent.
reddit/blind
·
NVIDIA Interview Discussions
Technical bar is high with 4-6 rounds. Process takes 4-8 weeks. Expect C++ questions, LeetCode medium, and system design. Difficulty rated 3.16/5.
reddit/blind
·
NVIDIA Culture Discussions
Team-dependent experience; sink-or-swim culture that rewards high performers but can be overwhelming. No politics, flat structure, but demanding workload with some teams requiring evening/weekend work.
reddit/blind
·