채용
Our vision is to transform how the world uses information to enrich life for all.
Micron Technology is a world leader in innovating memory and storage solutions that accelerate the transformation of information into intelligence, inspiring the world to learn, communicate and advance faster than ever.
Position Overview
The Principal Design Engineer in Micron’s NVEG organization contributes to the development of new memory products by assisting with the overall design, layout, and optimization of datapath circuits for NAND flash memory. This position will drive task forces and make strategic decisions on major datapath architectural changes influenced by new design specs such as higher speed/lower power. They will assess pros and cons of new architecture and drive all activities pertaining its implementation. The role will be expected to lead technical datapath design projects, directing the design planning, layout, and validation activities according to project timelines.
Responsibilities
- Design and optimize TSV(Through-Silicon Via) interface circuits connecting memory die to logic die including Rx/Tx circuit for internal TSV channels, impedance matching and timing margin analysis.
- Develop and characterize TSV electrical models and define circuit design constraints for datapath interface.
- Define and implement signal integrity requirements for the TSV channel, including eye margin, crosstalk, and noise budget analysis
- Define and implement power integrity requirements using TSV for highly parallel IO and array operations
- Design and verify TSV-specific DFT (Design for Testability) circuits including loopback test modes, TSV continuity checks, and lane redundancy/remapping logic
- Interface with process technology and DTCO teams to optimize TSV design rules, standard cell usage, and layout strategies for the internal datapath
- Develop and execute functional verification plan for TSV interface and internal parallel bus including full chip circuit simulation and Verilog regression
- Design and optimize the wide internal parallel data bus spanning multiple arrays, channels and pseudo-channels, ensuring timing closure and signal integrity across the full parallel bus
- Architect the data path from the page buffer through data line sense amplifier, redundancy logic, and bus driver to the TSV output interface, managing parallelism across bank groups and banks.
- Develop clocking and synchronization strategies for the highly parallel internal bus including wave pipeline design, clock distribution, and skew management
- Implement and optimize column redundancy and lane repair schemes compatible with HBM like highly parallel bus architecture
- Define timing budgets and perform timing analysis across the full internal datapath under PVT variations
- Support post-silicon validation, debug and correlation activities; identify schematic edits and drive necessary tape-out revisions.
- Collaborate with packaging and assembly teams to ensure TSV reliability constraints are met within the datapath floorplan
- Communicate with project integration and other functional teams in design on specifications of major block interfaces
- Communicate with PE to drive silicon experiments and propose fixes and improvements for yield improvement and silicon debugging.
- Communicate with Apps regarding introduction of new specs and limitations based on design requirements and limitations.
- Document and review final results with experts and stakeholders
Minimum Qualifications
- BS or MS in Electrical Engineering with 8+ years of relevant experience in memory circuit design, preferably in DRAM, NAND or other high-density memory technologies.
- Experience with TSV(Through-Silicon Via) interface circuit design or high-speed memory interface design(NV-LPDDR4, DDR4/5, LPDDR5/6, HBM3/3E/4), including timing analysis, parasitic modeling, and signal integrity.
- Advanced knowledge and understanding of highly parallel bus performance, power and area optimization including clock distribution and skew management across wide data paths, and EpB(Energy per Bit) optimization in the context of 3D-stacked memory architectures.
- Experience managing complex circuit design projects spanning multiple functional blocks and cross-functional teams, with the ability to effectively communicate design trade-offs, schedule progress, and technical outcomes to both design and non-design stakeholders
Preferred Qualifications
- Hands on experience in utilizing AI to improve quality of design and efficiency
- Experience on chip level PDN optimization
- Comprehensive understanding on CMOS device and device reliability
- Comprehensive understanding on CMOS BSIM model and CMOS target for high speed IO operation
- Experience with signal/power integrity, power delivery network design, physical design
About Micron Technology, Inc.
We are an industry leader in innovative memory and storage solutions transforming how the world uses information to enrich life for all. With a relentless focus on our customers, technology leadership, and manufacturing and operational excellence, Micron delivers a rich portfolio of high-performance DRAM, NAND, and NOR memory and storage products through our Micron® and Crucial® brands. Every day, the innovations that our people create fuel the data economy, enabling advances in artificial intelligence and 5G applications that unleash opportunities — from the data center to the intelligent edge and across the client and mobile user experience.
To learn more, please visit micron.com/careers
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, veteran or disability status.
To request assistance with the application process and/or for reasonable accommodations, please contact hrsupport_japan@micron.com
Micron Prohibits the use of child labor and complies with all applicable laws, rules, regulations, and other international and industry labor standards.
Micron does not charge candidates any recruitment fees or unlawfully collect any other payment from candidates as consideration for their employment with Micron.
AI alert**:** Candidates are encouraged to use AI tools to enhance their resume and/or application materials. However, all information provided must be accurate and reflect the candidate's true skills and experiences. Misuse of AI to fabricate or misrepresent qualifications will result in immediate disqualification.
Fraud alert: Micron advises job seekers to be cautious of unsolicited job offers and to verify the authenticity of any communication claiming to be from Micron by checking the official Micron careers website in the About Micron Technology, Inc.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

Senior Engineer, Applications (R4829)
Shield AI · Tokyo

Senior Software Development Engineer
Adobe · Tokyo

Senior Engineer, Field Service
Stryker · Tokyo, Japan

Senior Associate Consultant - Semiconductor Design Engineer
Infosys · Tokyo, Japan

Senior Staff, AI/HPC Performance Software Engineer
AMD · Tokyo, Japan
Micron 소개

Micron
PublicMicron Technology is a global leader in memory and storage solutions, manufacturing DRAM, NAND flash memory, and solid-state drives for computing, mobile, automotive, and data center applications.
10,001+
직원 수
Boise
본사 위치
$100B
기업 가치
리뷰
3.5
3개 리뷰
워라밸
2.0
보상
4.0
문화
2.0
커리어
4.0
경영진
1.5
장점
Good learning opportunities
High salary/good pay
Multiple positions available
단점
Poor work-life balance
Excessive overtime
Management disagreements
연봉 정보
39개 데이터
Junior/L3
Mid/L4
Junior/L3 · Business Intelligence Analyst
1개 리포트
$115,042
총 연봉
기본급
$100,037
주식
-
보너스
-
$115,042
$115,042
면접 경험
4개 면접
난이도
2.8
/ 5
소요 기간
14-28주
합격률
25%
경험
긍정 25%
보통 25%
부정 50%
면접 과정
1
Application Review
2
Recruiter/Phone Screen
3
Technical Interview
4
Final Round Interview
5
Offer
자주 나오는 질문
Coding/Algorithm
Technical Knowledge
Behavioral/STAR
Past Experience
뉴스 & 버즈
Lobbying Update: $800,000 of MICRON TECHNOLOGY INC. lobbying was just disclosed - Quiver Quantitative
Quiver Quantitative
News
·
2d ago
If You Had Bought $1,000 of Micron Technology at Its IPO, Here's How Much You Would Have Today (Try Not to Cry) - 24/7 Wall St.
24/7 Wall St.
News
·
2d ago
Insider trades: Tim Cook shops Nike shares; Micron, Broadcom among other notable names (NKE:NYSE) - Seeking Alpha
Seeking Alpha
News
·
2d ago
Can Sandisk Catch Micron? - The Motley Fool
The Motley Fool
News
·
2d ago