
Leading company in the technology industry
Sr Engineer, Die Design Engineering APTD
Our vision is to transform how the world uses information to enrich life for all.
Micron Technology is a world leader in innovating memory and storage solutions that accelerate the transformation of information into intelligence, inspiring the world to learn, communicate and advance faster than ever.
Key ResponsibilitiesTSV & 3D Integration
∙ Define TSV placement strategy considering keep-out zones, stress-aware layout, CMP density, and wafer thinning constraints
∙ Oversee micro-bump array design, landing pad rules, and RDL routing in coordination with packaging engineering
∙ Ensure die design supports reliable thermo-compression bonding (TCB) and underfill processes through DFM-aware layout decisions
∙ Collaborate with process integration teams on TSV reveal, backside RDL, and hybrid bonding design requirements as technology evolves
Multi-Functional Collaboration
∙ Serve as the primary technical interface between die design team and packaging, process integration, test, reliability, and product engineering teams
∙ Work closely with failure analysis teams to support root cause investigation of layout-related yield or reliability excursions
Technology Roadmap & Innovation:
∙ Stay current with evolving HBM standards (JEDEC HBM3, HBM3E, and beyond) and translate new requirements into die design methodology updates
∙ Evaluate and adopt new EDA tools, design methodologies, and layout automation techniques to improve team efficiency and design quality
∙ Contribute to advanced packaging technology roadmap discussions including hybrid bonding, chiplet integration, and next-generation interconnect scaling
∙ Drive IP reuse, layout template standardization, and design kit development to accelerate future program execution
Required Qualifications Education:
∙ Masters or PhD degree in Electrical Engineering, Computer Engineering, or related field required
Experience:
∙ 5+ years of experience in die design and physical layout engineering
∙ Direct hands-on experience with HBM, 3D-IC, or advanced packaging programs (Co WoS, SoIC, FOVEROS, or equivalent)
∙ Proven experience with TSV-based die design including KOZ management, micro-bump layout, and backside RDL
Technical Skills: