refresh

トレンド企業

トレンド企業

採用

求人Micron

MTS - ESD Design Engineer

Micron

MTS - ESD Design Engineer

Micron

Bengaluru, India

·

On-site

·

Full-time

·

1w ago

Our vision is to transform how the world uses information to enrich life for all.

Micron Technology is a world leader in innovating memory and storage solutions that accelerate the transformation of information into intelligence, inspiring the world to learn, communicate and advance faster than ever.

Responsibilities will include, but are not limited to ESD Architecture Leadership & Strategy

Define and own ESD architecture and protection strategy for high-speed I/O portfolios including:

  • HBM (High Bandwidth Memory) / DDR / LPDDR PHY I/Os
  • PCIe, USB, Ethernet, MIPI, and proprietary interfaces
  • Lead ESD–I/O co‑design trade‑off decisions, balancing:

Aggressive ESD targets (HBM / CDM / MM).Ultra‑low capacitance and leakage requirements

  • Eye margin,jitter,bandwidth, return loss, and impedance matching
  • Drive architectural choices for:

Snapback clamps, rail clamps, diode steering networks. Triggered and advanced ESD devices (technology‑dependent). Domain isolation and sequencing protection for sophisticated So Cs

  • Advanced Circuit Design, Modeling & Signoff: Perform and guide ESD circuit design and analysis at block and full‑chip level.
  • Establish simulation methodologies for:

Transient ESD stress (TLP‑equivalent behavior). Dynamic clamp triggering and current handling. I/O performance impact (cap loading, ringing, overshoot/undershoot.

  • Own ESD modeling correlation:

Work with device/modeling teams on compact models (dynamic R, triggering, CV behavior). Drive correlation between SPICE simulations, TLP/VF‑TLP, and silicon results. Act as the final technical authority for ESD Design reviews and signoff.

  • Silicon Debug, Reliability & Qualification Ownership: Lead silicon-level ESD failure analysis across products and generations.
  • Drive root cause analysis for:

HBM/CDM failures. Leakage and performance degradation. Latch‑up and substrate‑coupling issues

  • Collaborate deeply with reliability: Define corrective actions and preventive methodologies. Own ESD qualification strategies and ensure first‑pass silicon success.
  • Physical Design, Layout & Technology Engagement: Define company-wide layout guidelines for ESD devices. Current uniformity, ballasting, guard rings. Substrate/well engineering and isolation standard processes. Power clamp placement and return path integrity
  • Partner with technology, process, and PDK teams to:

Influence ESD-friendly process features. Enable scalable ESD solutions in sophisticated node & Ensure ESD robustness across multiple packages and IO ring configurations.

  • Multi-functional & Interpersonal Leadership: Serve as the ESD subject-matter guide (SME) across the organization.
  • Provide strategic guidance to:

I/O and PHY design teams. PDN, package, and board-level engineers. Product engineering and manufacturing. Mentor and technically develop junior and senior ESD/design engineers & Drive methodology reuse, IP standardization, and design standard processes across programs.

  • Consistent track record of:

Delivering production silicon meeting aggressive ESD and performance targets. Leading ESD technical decisions for sophisticated, high‑volume products.

  • Deep expertise in:

HBM, CDM, MM, latch‑up mechanisms & High-speed signal integrity fundamentals and constraints

  • Strong command of:

SPICE-based simulators (Spectre, HSPICE) & Physical layout review and ESD signoff flows

  • Leadership & Soft Skills: Recognized technical authority with strong executive‑level interpersonal skills. Ability to make and defend data‑driven architectural trade‑offs. Mentor‑first attitude with passion for growing technical talent. Comfort operating in ambiguous, fast‑paced, first‑principles problem spaces.

What Success Looks Like

  • ESD requirements consistently met without compromising high-speed I/O performance.
  • Predictable, silicon‑correlated ESD signoff across projects.
  • Reusable ESD IP and methodologies deployed across multiple products and nodes.

Requirements/Qualification

  • B.Tech / M.Tech / PhD in Electrical / Electronic Engineering or related team.
  • 15+ years of hands‑on experience in:

ESD circuit design and protection architecture& High-speed I/O or mixed-signal chip environments Department Intro... A few sentences about the department here.

About Micron Technology, Inc.

We are an industry leader in innovative memory and storage solutions transforming how the world uses information to enrich life for all. With a relentless focus on our customers, technology leadership, and manufacturing and operational excellence, Micron delivers a rich portfolio of high-performance DRAM, NAND, and NOR memory and storage products through our Micron® and Crucial® brands. Every day, the innovations that our people create fuel the data economy, enabling advances in artificial intelligence and 5G applications that unleash opportunities — from the data center to the intelligent edge and across the client and mobile user experience.

To learn more, please visit micron.com/careers

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, veteran or disability status.

To request assistance with the application process and/or for reasonable accommodations, please contact hrsupport_india@micron.com

Micron Prohibits the use of child labor and complies with all applicable laws, rules, regulations, and other international and industry labor standards.

Micron does not charge candidates any recruitment fees or unlawfully collect any other payment from candidates as consideration for their employment with Micron.

AI alert**:** Candidates are encouraged to use AI tools to enhance their resume and/or application materials. However, all information provided must be accurate and reflect the candidate's true skills and experiences. Misuse of AI to fabricate or misrepresent qualifications will result in immediate disqualification.

Fraud alert: Micron advises job seekers to be cautious of unsolicited job offers and to verify the authenticity of any communication claiming to be from Micron by checking the official Micron careers website in the About Micron Technology, Inc.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Micronについて

Micron

Micron

Public

Micron Technology is a global leader in memory and storage solutions, manufacturing DRAM, NAND flash memory, and solid-state drives for computing, mobile, automotive, and data center applications.

10,001+

従業員数

Boise

本社所在地

$100B

企業価値

レビュー

3.5

3件のレビュー

ワークライフバランス

2.0

報酬

4.0

企業文化

2.0

キャリア

4.0

経営陣

1.5

良い点

Good learning opportunities

High salary/good pay

Multiple positions available

改善点

Poor work-life balance

Excessive overtime

Management disagreements

給与レンジ

39件のデータ

Junior/L3

Mid/L4

Junior/L3 · Business Intelligence Analyst

1件のレポート

$115,042

年収総額

基本給

$100,037

ストック

-

ボーナス

-

$115,042

$115,042

面接体験

4件の面接

難易度

2.8

/ 5

期間

14-28週間

内定率

25%

体験

ポジティブ 25%

普通 25%

ネガティブ 50%

面接プロセス

1

Application Review

2

Recruiter/Phone Screen

3

Technical Interview

4

Final Round Interview

5

Offer

よくある質問

Coding/Algorithm

Technical Knowledge

Behavioral/STAR

Past Experience