
Organizing the world's information and making it universally accessible.
RTL Design Engineer, TPU Chassis
About the job
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
As an RTL Design Engineer for TPU Chassis, you will join the team at the heart of our SoC-level architecture. You will drive the design and implementation of critical top-level systems, including global communication, CSR, debug, and reset infrastructures. This is a highly cross-functional leadership role where you will collaborate with IP and SoC teams to ensure seamless integration and deliver high-quality RTL to physical design, verification, and firmware partners through every project milestone.
The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
The US base salary range for this full-time position is $117,000-$166,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
Responsibilities
-
Define and document the microarchitecture for complex digital designs within the TPU.
-
Write high-quality, performant, and power-efficient register transfer level (RTL) code, primarily in System Verilog.
-
Collaborate with the Verification team to develop test plans, debug RTL, and ensure functional correctness.
-
Work closely with the Physical Design team to meet timing, area, power, and manufacturability requirements.
-
Contribute to the development and enhancement of design tools, flows, and methodologies.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
1 year of experience with register-transfer level (RTL) design using Verilog or System Verilog.
Preferred qualifications
-
Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
-
Experience architecting RTL solutions.
-
Experience with SOC implementation standards and interfaces (e.g., AXI).
-
Experience with scripting languages (e.g., Tcl, Python or Perl).
浏览量
0
申请点击
0
Mock Apply
0
收藏
0
相似职位

Component Engineer
Trane Technologies · Tyler, Texas, United States of America

Advanced Field Service Engr
Honeywell · United Arab Emirates, AE

Software Development Engineer III, Developer Experience
Amazon · New York, NY, USA

Web Interface Software Engineer
Motorola Solutions · Los Angeles, CA

Simulation Engineer - Camera Hardware
Apple · Sunnyvale, CA
关于Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
员工数
Mountain View
总部位置
$1,700B
企业估值
评价
10条评价
4.5
10条评价
工作生活平衡
3.2
薪酬
4.3
企业文化
4.1
职业发展
4.2
管理层
3.8
82%
推荐率
优点
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
缺点
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
薪资范围
57,503个数据点
Mid/L4
Mid/L4 · Accessibility Analyst
1份报告
$214,500
年薪总额
基本工资
$165,000
股票
-
奖金
-
$214,500
$214,500
面试评价
9条评价
难度
3.4
/ 5
时长
14-28周
录用率
44%
体验
正面 0%
中性 56%
负面 44%
面试流程
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
常见问题
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
最新动态
Our eighth generation TPUs: two chips for the agentic era - blog.google
blog.google
News
·
1w ago
Google Maps on Android Auto now shows bigger labels on streets along your route [Gallery] - 9to5Google
9to5Google
News
·
1w ago
Google to invest up to $40 billion in AI rival Anthropic - Reuters
Reuters
News
·
1w ago
Google to invest up to $40B in Anthropic in cash and compute - TechCrunch
TechCrunch
News
·
1w ago