refresh

トレンド企業

トレンド企業

採用

求人Google

Technical Lead, Coherent Interconnects, Silicon

Google

Technical Lead, Coherent Interconnects, Silicon

Google

·

On-site

·

Full-time

·

2w ago

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

Responsibilities

  • Drive the multi-year execution of the coherent interconnect roadmap, ensuring technical milestones align with System-on-a-chip (SoC) platform goals.

  • Work with SoC and Internet Protocols (IP) architects to co-define the microarchitecture of the coherent fabric, providing design-led insights on topology, routing, flow control, Quality of Service (QoS), and coherency protocols (e.g., Advanced Microcontroller Bus Architecture (AMBA) Coherent Hub Interface (CHI), AXI Coherency Extensions (ACE)).

  • Lead the end-to-end IP development process, translating architectural concepts into quality Register-Transfer Level (RTL) specifications and managing the integration of Physical Design (PD) and verification feedback.

  • Own the delivery of Power, Performance, and Area (PPA). Implement advanced design techniques to ensure the fabric provides an engaging advantage for Google’s silicon.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

  • 15 years of experience with managing the implementation of IP blocks (e.g., Network-on-Chip (NoC) or memory subsystems) through multiple production tape-outs.

  • 15 years of experience in Application-Specific Integrated Circuit (ASIC)/SoC design.

  • 10 years of experience with computer architecture concepts, including microarchitecture, cache hierarchy, pipelining, and memory subsystems.

Preferred qualifications

  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science.
  • Experience in implementing snoop filters, distributed caches, and optimizing coherent traffic.
  • Ability to analyze performance requirements and drive PPA optimizations in NoC fabrics.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

3.7

25件のレビュー

ワークライフバランス

3.8

報酬

4.2

企業文化

3.4

キャリア

3.9

経営陣

2.8

68%

友人に勧める

良い点

Excellent compensation and benefits

Smart and talented colleagues

Great perks and work flexibility

改善点

Management and leadership issues

Bureaucracy and slow processes

Constantly changing priorities and reorganizations

給与レンジ

57,502件のデータ

Junior/L3

L3

L4

L5

L6

L7

L8

Mid/L4

Principal/L7

Senior/L5

Staff/L6

Director

Junior/L3 · Data Scientist L3

0件のレポート

$176,704

年収総額

基本給

-

ストック

-

ボーナス

-

$150,298

$203,110

面接体験

9件の面接

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense