トレンド企業

Google
Google

Organizing the world's information and making it universally accessible.

Senior Packaging Design Engineer, Silicon

職種エンジニアリング
経験シニア級
勤務オンサイト
雇用正社員
掲載1ヶ月前
応募する

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

The US base salary range for this full-time position is $163,000-$237,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.

Responsibilities

  • Define, plan and execute end-to-end physical package substrate design of mobile SOC packages as a unique contributor, meeting performance/power/area requirements.

  • Manage and drive co-design initiatives across silicon, package, and system levels, including securing production sign-off for package designs.

  • Participate in the development of new silicon Internet Protocols (IPs) and packaging technology through system requirement analysis, feasibility studies and package test vehicle designs.

  • Collaborate closely with Signal integrity (SI)/Power Integrity (PI), Test, New Product Introduction (NPI) and Mechanical Engineering teams to refine and optimize product package architecture and design. Develop, implement and debug package design methodology and CAD flow.

  • Interface with packaging suppliers, ensuring package design and Bill of Materials (BOM) documentation meets requirements for high volume manufacturing .

Minimum qualifications

  • Bachelor's degree in Mechanical, Material, Electrical Engineering, Technology, Science, a related field, or equivalent practical experience.

  • 5 years of experience in chip package substrate design using Cadence APD (Allegro Package Designer) or Mentor Expedition with package tape-outs.

  • Experience in chip package substrate layout, design rules/verification, design for manufacturing (DFM) and taping out for production.

  • Experience in mobile SOC package design in the following technologies: FCCSP, Package on Package (PoP), InFO, RDL, IPD, 2.5D/3D, Chiplet.

Preferred qualifications

  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.

  • Experience in package outline, package routing strategy, bump and ball grid array (BGA) assignment, netlist management.

  • Experience in package design intercept of new packaging technologies and new silicon interfaces/subsystems.

  • Experience in physical verification flow development (e.g., Layout Versus Schematic (LVS), Design Rule Checking (DRC), connectivity).

  • Experience with CAD for creating simple mechanical drawings, such as Package Outline Drawings (POD).

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

10件のレビュー

4.5

10件のレビュー

ワークライフバランス

3.2

報酬

4.3

企業文化

4.1

キャリア

4.2

経営陣

3.8

82%

知人への推奨率

良い点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

改善点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

給与レンジ

57,503件のデータ

Mid/L4

Mid/L4 · Accessibility Analyst

1件のレポート

$214,500

年収総額

基本給

$165,000

ストック

-

ボーナス

-

$214,500

$214,500

面接レビュー

レビュー9件

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense