refresh

热门公司

Trending

招聘

JobsGoogle

RTL Design Engineer, Google Cloud

Google

RTL Design Engineer, Google Cloud

Google

·

On-site

·

Full-time

·

1mo ago

Benefits & Perks

Conference and learning budget

Competitive salary and equity

Design tool subscriptions

Health and wellness benefits

Creative office environment

Flexible work schedule

Required Skills

Adobe Creative Suite

Figma

InVision

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will use Application-Specific Integrated Circuit (ASIC) design experience to be part of a team that develops complex ASIC System-on-Chip (SoC) intellectual property from proof-of-concept to production. This includes creating IP Level microarchitecture definitions, Register-Transfer Level (RTL) coding and all RTL quality checks. You will also have the opportunity to contribute to design flow and methodologies, including design generation automation. You will collaborate with members of architecture, software, verification, power, timing, synthesis design for testing etc. You will develop/define design options for performance, power and area.

The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.

We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

Responsibilities

  • Define the IP microarchitecture level design document such as interface protocol, block diagram, transaction flow, pipeline etc.

  • Perform RTL development (coding and debug in Verilog, System Verilog).

  • Conduct function/performance simulation debug and Lint/CDC/FV/UPF checks.

  • Engage in synthesis, timing/power closure, and ASIC silicon bring-up.

  • Contribute to verification test plan and coverage analysis of block and SoC-level.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

  • 4 years of experience with digital logic design principles, Register-Transfer Level (RTL) design concepts, and languages such as Verilog or System Verilog.

Preferred qualifications

  • Experience with logic synthesis techniques to optimize Register-Transfer Level (RTL) code, performance and power as well as low-power design techniques.

  • Experience with design sign off and quality tools (Lint, CDC, VCLP etc.).

  • Experience in a scripting language like Python or Perl.

  • Knowledge of SoC architecture and assertion-based formal verification.

  • Knowledge of one of these areas, PCIe, UCIe, DDR, AXI, ARM processors family.

  • Knowledge of high performance and low power design techniques.

Total Views

0

Apply Clicks

0

Mock Applicants

0

Scraps

0

About Google

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

Employees

Mountain View

Headquarters

$1,700B

Valuation

Reviews

3.7

25 reviews

Work Life Balance

3.8

Compensation

4.2

Culture

3.4

Career

3.9

Management

2.8

68%

Recommend to a Friend

Pros

Excellent compensation and benefits

Smart and talented colleagues

Great perks and work flexibility

Cons

Management and leadership issues

Bureaucracy and slow processes

Constantly changing priorities and reorganizations

Salary Ranges

63,375 data points

Junior/L3

L3

L4

L5

L6

L7

L8

Mid/L4

Principal/L7

Senior/L5

Staff/L6

Director

Junior/L3 · Data Scientist L3

0 reports

$176,704

total / year

Base

-

Stock

-

Bonus

-

$150,298

$203,110

Interview Experience

9 interviews

Difficulty

3.4

/ 5

Duration

14-28 weeks

Offer Rate

44%

Experience

Positive 0%

Neutral 56%

Negative 44%

Interview Process

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

Common Questions

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense