热门公司

Google
Google

Organizing the world's information and making it universally accessible.

RTL Design Engineer, Google Cloud

职能工程
级别中级
方式现场办公
类型全职
发布3个月前
立即申请

必备技能

Python

Machine Learning

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will use Application-Specific Integrated Circuit (ASIC) design experience to be part of a team that develops complex ASIC System-on-Chip (SoC) intellectual property from proof-of-concept to production. This includes creating IP Level microarchitecture definitions, Register-Transfer Level (RTL) coding and all RTL quality checks. You will also have the opportunity to contribute to design flow and methodologies, including design generation automation. You will collaborate with members of architecture, software, verification, power, timing, synthesis design for testing etc. You will develop/define design options for performance, power and area.

The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.

We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

Responsibilities

  • Define the IP microarchitecture level design document such as interface protocol, block diagram, transaction flow, pipeline etc.

  • Perform RTL development (coding and debug in Verilog, System Verilog).

  • Conduct function/performance simulation debug and Lint/CDC/FV/UPF checks.

  • Engage in synthesis, timing/power closure, and ASIC silicon bring-up.

  • Contribute to verification test plan and coverage analysis of block and SoC-level.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

  • 4 years of experience with digital logic design principles, Register-Transfer Level (RTL) design concepts, and languages such as Verilog or System Verilog.

Preferred qualifications

  • Experience with logic synthesis techniques to optimize Register-Transfer Level (RTL) code, performance and power as well as low-power design techniques.

  • Experience with design sign off and quality tools (Lint, CDC, VCLP etc.).

  • Experience in a scripting language like Python or Perl.

  • Knowledge of SoC architecture and assertion-based formal verification.

  • Knowledge of one of these areas, PCIe, UCIe, DDR, AXI, ARM processors family.

  • Knowledge of high performance and low power design techniques.

浏览量

0

申请点击

0

Mock Apply

0

收藏

0

关于Google

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

员工数

Mountain View

总部位置

$1,700B

企业估值

评价

10条评价

4.5

10条评价

工作生活平衡

3.2

薪酬

4.3

企业文化

4.1

职业发展

4.2

管理层

3.8

82%

推荐率

优点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

缺点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

薪资范围

57,503个数据点

Mid/L4

Mid/L4 · Accessibility Analyst

1份报告

$214,500

年薪总额

基本工资

$165,000

股票

-

奖金

-

$214,500

$214,500

面试评价

9条评价

难度

3.4

/ 5

时长

14-28周

录用率

44%

体验

正面 0%

中性 56%

负面 44%

面试流程

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

常见问题

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense