
Organizing the world's information and making it universally accessible.
RTL Design Engineer, Google Cloud
必須スキル
Python
Machine Learning
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
In this role, you will use Application-Specific Integrated Circuit (ASIC) design experience to be part of a team that develops complex ASIC System-on-Chip (SoC) intellectual property from proof-of-concept to production. This includes creating IP Level microarchitecture definitions, Register-Transfer Level (RTL) coding and all RTL quality checks. You will also have the opportunity to contribute to design flow and methodologies, including design generation automation. You will collaborate with members of architecture, software, verification, power, timing, synthesis design for testing etc. You will develop/define design options for performance, power and area.
The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.
We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.
Responsibilities
-
Define the IP microarchitecture level design document such as interface protocol, block diagram, transaction flow, pipeline etc.
-
Perform RTL development (coding and debug in Verilog, System Verilog).
-
Conduct function/performance simulation debug and Lint/CDC/FV/UPF checks.
-
Engage in synthesis, timing/power closure, and ASIC silicon bring-up.
-
Contribute to verification test plan and coverage analysis of block and SoC-level.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
4 years of experience with digital logic design principles, Register-Transfer Level (RTL) design concepts, and languages such as Verilog or System Verilog.
Preferred qualifications
-
Experience with logic synthesis techniques to optimize Register-Transfer Level (RTL) code, performance and power as well as low-power design techniques.
-
Experience with design sign off and quality tools (Lint, CDC, VCLP etc.).
-
Experience in a scripting language like Python or Perl.
-
Knowledge of SoC architecture and assertion-based formal verification.
-
Knowledge of one of these areas, PCIe, UCIe, DDR, AXI, ARM processors family.
-
Knowledge of high performance and low power design techniques.
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人

Product Engineer, Megapack, Energy
Tesla · Red Hill, Queensland

Systems Support Operations Engineer, Energy
Tesla · Fremont, California

Manufacturing Equipment Engineer, Power Electronics
Tesla · Lathrop, California

Electrical Engineer, Automated Test Equipment
Tesla · Palo Alto, California

Manufacturing Vision Engineer, Battery Vision
Tesla · Palo Alto, California
Googleについて

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
従業員数
Mountain View
本社所在地
$1,700B
企業価値
レビュー
10件のレビュー
4.5
10件のレビュー
ワークライフバランス
3.2
報酬
4.3
企業文化
4.1
キャリア
4.2
経営陣
3.8
82%
知人への推奨率
良い点
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
改善点
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
給与レンジ
57,503件のデータ
Mid/L4
Mid/L4 · Accessibility Analyst
1件のレポート
$214,500
年収総額
基本給
$165,000
ストック
-
ボーナス
-
$214,500
$214,500
面接レビュー
レビュー9件
難易度
3.4
/ 5
期間
14-28週間
内定率
44%
体験
ポジティブ 0%
普通 56%
ネガティブ 44%
面接プロセス
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
最新情報
Our eighth generation TPUs: two chips for the agentic era - blog.google
blog.google
News
·
1w ago
Google Maps on Android Auto now shows bigger labels on streets along your route [Gallery] - 9to5Google
9to5Google
News
·
1w ago
Google to invest up to $40 billion in AI rival Anthropic - Reuters
Reuters
News
·
1w ago
Google to invest up to $40B in Anthropic in cash and compute - TechCrunch
TechCrunch
News
·
1w ago