採用
Meet the Team
Join Cisco’s ASIC Physical Design Team, where we ensure the highest quality in full-chip timing closure and circuit performance to guarantee a successful tape-out. We bridge the gap between design and reality by collaborating across block implementation, flow, SDC, EMIR, and IP/tool vendor teams to drive silicon excellence. As a tight-knit group of highly skilled engineers, we foster a collaborative environment where innovation meets precision. Together, we are building the foundation for the future of connectivity, driving advancements in power, performance, and reliability with every project. This is your opportunity to shape the technology that connects the world while working alongside a team that values mentorship and celebrates technical success.
Your Impact
Drive Cisco’s silicon innovation by leading full-chip partitioning and implementation from initial floorplan to final tape-out to ensure high-quality silicon delivery. Execute complex chip-level planning, including clock structures and feedthrough management, to optimize power, performance, and area (PPA) metrics. Collaborate with cross-functional teams, including package, power integrity, and RTL design, to resolve integration challenges and ensure seamless handoffs. Conduct rigorous quality checks and sign-off procedures to guarantee design integrity before the silicon is sent to manufacturing. Foster a culture of technical excellence and mentorship to accelerate design processes and empower global connectivity.
Minimum qualifications
-
Bachelor's or Master's degree in Electrical Engineering or Computer Science.
-
Minimum of 3 years of hands-on experience in ASIC design and verification.
-
Proven experience working with deep submicron CMOS technologies.
-
Comprehensive knowledge of the full design cycle from RTL to GDSII.
-
Demonstrated hands-on experience in RTL2GDS flows, floorplanning, and power planning.
Preferred qualifications
-
Proficiency in industry-standard PnR tools such as Synopsys or Cadence.
-
Strong scripting skills to drive automation and efficiency improvements.
-
Experience with the physical integration of analog IPs and chip-level clock structures.
-
Ability to identify and communicate fixes for non-physical aware connections.
-
Excellent collaboration skills for working effectively with diverse cross-functional teams and external vendors.
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Wireless RTL Design Engineer
Apple · Sunnyvale, CA

Production Workflow Engineer, Amazon MGM Studios
Amazon · Culver City, CA, USA

Security and Storage Development Engineer – Object Product
HPE · Bangalore, Karnātaka, India

Laboratory Microbiological Engineer
Ferrero · SAN JOSE ITURBIDE, GTO., MX (On-Site)

Electrical Design Engineer, Data Center - New York
TikTok · New York, NY
Ciscoについて

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
従業員数
San Jose
本社所在地
$317B
企業価値
レビュー
4.3
10件のレビュー
ワークライフバランス
3.2
報酬
4.1
企業文化
4.5
キャリア
3.7
経営陣
3.8
78%
友人に勧める
良い点
Great team culture and supportive colleagues
Flexible hours and remote work options
Excellent benefits and competitive compensation
改善点
High-pressure and demanding work environment
Work-life balance challenges
Limited career advancement opportunities
給与レンジ
0件のデータ
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0件のレポート
$70,294
年収総額
基本給
$28,118
ストック
$35,147
ボーナス
$7,029
$49,206
$91,382
面接体験
4件の面接
難易度
3.0
/ 5
期間
14-28週間
体験
ポジティブ 0%
普通 25%
ネガティブ 75%
面接プロセス
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
ニュース&話題
A Look At Cisco Systems (CSCO) Valuation After Rising AI And Cybersecurity Attention - simplywall.st
simplywall.st
News
·
3d ago
Flawed Cisco update threatens to stop APs from getting further patches - Network World
Network World
News
·
3d ago
Cisco tells Webex users to patch critical security flaws immediately - TechRadar
TechRadar
News
·
3d ago
Cisco targets broadcasters with promise of one fabric to rule them all - SDxCentral
SDxCentral
News
·
4d ago