热门公司

Cadence
Cadence

Leading company in the technology industry

Design Engineer II (Middle-end)

职能工程
级别中级
地点Nanjing
方式现场办公
类型全职
发布1周前
立即申请

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.Job Description:

Digital Design Engineer (Middle-end)Position Overview

We are seeking a highly motivated Digital Design Engineer (Middle-end) to join our IP development team. This role will be responsible for middle-end implementation and signoff activities across the full IP development cycle, including synthesis, DFT, STA, ECO, and signoff.

The ideal candidate will work closely with cross-functional teams to deliver high-quality IP solutions for advanced technology programs. In addition to core engineering execution, this role is expected to contribute to AI-assisted design methodologies, flow automation, and productivity improvement initiatives to enhance design quality and development efficiency.

Key Responsibilities

  • Drive middle-end design activities including synthesis, DFT, STA, ECO, and signoff for IP development projects.
  • Support implementation and signoff work for advanced IP programs, including eUSB2v2 and UCIe AP/SP developments across multiple technology nodes.
  • Perform timing analysis and closure across different modes and corners, and support efficient ECO convergence.
  • Collaborate with front-end design, verification, physical design, DFT, and other cross-functional teams to ensure smooth project execution.
  • Develop, maintain, and optimize design flows, checks, and automation to improve QoR, robustness, and execution efficiency.
  • Participate in signoff quality review and issue resolution to ensure tapeout readiness.
  • Explore and apply AI/LLM-assisted methodologies to improve debug efficiency, workflow automation, and engineering productivity.
  • Identify opportunities to enhance the end-to-end IP development process through scripting, intelligent automation, and methodology improvement.

Qualifications

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, Microelectronics, or a related field.
  • Solid understanding of digital IC design and development flow.
  • Hands-on experience in one or more of the following areas: digital design, synthesis, DFT, STA, ECO, and signoff.
  • Familiarity with mainstream EDA tools and digital design/middle-end/signoff methodologies.
  • Experience with scripting and automation, such as Tcl, Python, Perl, or Shell, is strongly preferred.
  • Strong interest in applying AI technologies to semiconductor design workflows.
  • Strong analytical and problem-solving skills with attention to detail.
  • Good communication and teamwork skills, with the ability to work effectively across functions in a fast-paced development environment.

We’re doing work that matters. Help us solve what others can’t.

浏览量

0

申请点击

0

Mock Apply

0

收藏

0

关于Cadence

Cadence

Cadence

Public

Cadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.

5,001-10,000

员工数

San Jose

总部位置

$8.5B

企业估值

评价

10条评价

3.9

10条评价

工作生活平衡

3.8

薪酬

2.7

企业文化

4.2

职业发展

3.2

管理层

2.8

72%

推荐率

优点

Flexible work arrangements and remote options

Great company culture and collaborative team

Good benefits and job security

缺点

Below average compensation and salary

High workload and overwhelming at times

Limited career advancement opportunities

薪资范围

75个数据点

Junior/L3

Junior/L3 · Data Analyst

1份报告

$91,103

年薪总额

基本工资

$85,276

股票

-

奖金

$5,827

$59,612

$139,984

面试评价

1条评价

难度

3.0

/ 5

时长

14-28周

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

常见问题

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving