採用
必須スキル
Python
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
We are seeking a highly skilled Senior SoC Verification Engineer with 6+ years of hands‑on experience in complex SoC verification. The ideal candidate has strong expertise in UVM‑based environments, deep understanding of SoC architecture, and practical experience verifying application processors, AI accelerators, or other high‑performance chips. This role focuses on technical depth rather than people management, requiring strong ownership, problem‑solving ability, and broad protocol knowledge.
Key Responsibilities
- Develop and execute verification plans for complex SoC subsystems and full‑chip environments.
- Build, enhance, and maintain UVM‑based verification environments, including agents, sequences, scoreboards, and coverage models.
- Perform block‑level, subsystem‑level, and SoC‑level verification, including IT (Integration Test), UT (Unit Test), and ST (System Test).
- Verify integration of third‑party IPs, custom logic, and system‑level features.
- Debug functional issues across RTL, testbench, and SoC integration layers.
- Analyze coverage metrics, identify gaps, and drive closure for functional, code, and assertion coverage.
- Collaborate closely with design, architecture, and validation teams to ensure design intent and testability.
- Support bring‑up and validation on emulation/FPGA platforms when required.
- Contribute to continuous improvement of verification methodologies, automation, and infrastructure.
- Document test plans, test results, and verification reports with clarity and completeness.
Required Qualifications
- Bachelor’s/Master’s degree in Electrical Engineering, Computer Engineering, or related field.
- 6+ years of hands‑on experience in digital SoC verification.
- Strong proficiency in System Verilog, UVM, constrained‑random verification, and coverage‑driven methodology.
- Solid understanding of SoC architecture, memory hierarchy, cache systems, interconnects, and coherency concepts.
- Experience verifying AP (Application Processor), AI accelerator, DSP, multimedia, or high‑performance compute So Cs is highly desirable.
- Broad familiarity with industry‑standard protocols such as AXI, AHB, APB, PCIe, USB, DDR, LPDDR, MIPI, Ethernet, or similar.
- Strong debugging skills using waveform tools, assertions, and simulation logs.
- Hands‑on experience with simulation, emulation, or acceleration platforms.
- Knowledge of low‑power verification (UPF), formal verification, or performance validation is a plus.
- Ability to work effectively in cross‑functional and multi‑site teams.
- Strong communication skills and ability to articulate technical issues clearly.
- Self‑driven, detail‑oriented, and comfortable working in fast‑paced environments.
Preferred Qualifications
- Experience with AI/ML hardware verification or high‑bandwidth compute subsystems.
- Familiarity with Python, Perl, or shell scripting for automation.
- Exposure to post‑silicon validation flows.
- Understanding of DFT concepts and scan/MBIST interactions.
We’re doing work that matters. Help us solve what others can’t.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Customer Engineer of BSP Ethernet - Automotive
Qualcomm · Shanghai, Shanghai, China

Customer Engineer of Power - Automotive
Qualcomm · Shanghai, Shanghai, China

Paint Application Engineer
Dell · Shanghai, China

Customer Engineer II-PDC-Shanghai
Applied Materials · Shanghai,CHN

Cobot Application Engineer
ABB · Shanghai, Shanghai, China
Cadenceについて

Cadence
PublicCadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.
5,001-10,000
従業員数
San Jose
本社所在地
$8.5B
企業価値
レビュー
4.0
10件のレビュー
ワークライフバランス
4.2
報酬
2.8
企業文化
4.1
キャリア
3.2
経営陣
3.4
72%
友人に勧める
良い点
Good work-life balance and flexible hours
Supportive and collaborative team environment
Good benefits and stable company
改善点
Below market compensation and pay
Limited growth and advancement opportunities
Heavy workload and long hours during peak times
給与レンジ
66件のデータ
Junior/L3
Junior/L3 · Data Analyst
1件のレポート
$91,103
年収総額
基本給
$85,276
ストック
-
ボーナス
$5,827
$59,612
$139,984
面接体験
1件の面接
難易度
3.0
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
よくある質問
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
ニュース&話題
Cadence Design Systems Inc. stock outperforms competitors on strong trading day - MarketWatch
MarketWatch
News
·
3d ago
Album Review: Forager by Cadence Weapon & Junia-T - Shatter the Standards
Shatter the Standards
News
·
3d ago
Cadence Collaborates with TSMC to Accelerate Design of Next-Gen AI Silicon - HPCwire
HPCwire
News
·
3d ago
Cadence Design Systems Targets Faster Chip Design Cycles To Keep Pace With AI - Benzinga
Benzinga
News
·
3d ago