招聘
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
- We are seeking talented Application Engineers dedicated for physical design in Cadence Korea. You will be responsible for the physical design implementation projects.
- The candidate will perform the physical design implementation, including floor planning, power grid design, place and route, clock tree synthesis, timing closure, power/signal integrity signoff, physical verification (DRC/LVS/Antenna), EM/IR signoff, DFM Closure.
- The candidate will have the opportunity to work on many varieties of challenging designs, i.e. low power and high speed designs at the latest technology nodes.
- The responsibility of the candidate includes participating in or leading next generation physical design, methodology and flow development.
- 9+ experience with ASIC design flow, hierarchical physical design strategies, methodologies, and understand deep sub-micron technology issues.
- Solid knowledge on Low Power Design, DFT, static timing analysis and closure, data skew balancing, duty cycle adjustment, EM/IR-Drop/crosstalk analysis, formal verification, physical verification, DFM and P&R.
- Able to assume responsibility for a variety of technical tasks and to work independently
- Able to be hands-on at all levels of design, with the ability to verify, test, and characterize own designs
- Self-motivated, able to work as a team player, and good English communication skills
- The candidate will work closely with RTL design team to ensure successful tapeouts.
We’re doing work that matters. Help us solve what others can’t.
总浏览量
1
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

KLAS SWIFT Product Installation Engineer
KLA · Hwaseong-si, Korea

Advanced Application Engr
Honeywell · Korea, Republic of, KR

Mission Integrator
Leidos · Pyeongtaek, South Korea

Forward Deployed Engineer, GTM - Korea
Notion · Seoul, South Korea

GSS BBP Product Install Engineer (학사신입가능)
KLA · Hwaseong-si, Korea
关于Cadence

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
员工数
San Jose
总部位置
$8.5B
企业估值
评价
4.0
10条评价
工作生活平衡
4.2
薪酬
2.8
企业文化
4.1
职业发展
3.2
管理层
3.4
72%
推荐给朋友
优点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
缺点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
薪资范围
58个数据点
Junior/L3
Junior/L3 · Data Analyst
1份报告
$91,103
年薪总额
基本工资
$85,276
股票
-
奖金
$5,827
$59,612
$139,984
面试经验
1次面试
难度
3.0
/ 5
时长
14-28周
面试流程
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
常见问题
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
新闻动态
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
3d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
3d ago