
Leading company in the technology industry
Senior Principal Design Engineer
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
- Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health.
The Cadence Advantage
- The opportunity to work on cutting-edge technology in an environment that encourages you to be creative, innovative, and to make an impact.
- Cadence’s employee-friendly policies focus on the physical and mental well-being of employees, career development, providing opportunities for learning, and celebrating success in recognition of specific needs of the employees.
- The unique “One Cadence – One Team” culture promotes collaboration within and across teams to ensure customer success
- Multiple avenues of learning and development available for employees to explore as per their specific requirement and interests
You get to work with a diverse team of passionate, dedicated, and talented individuals who go above and beyond for our customers, our communities, and each other—every day
Location: Hyderabad
BE/BTECH/ME/METCH or Equivalent Degree
Job role Job responsibilities
10-15years or Equivalent OR Relavent
- Very good knowledge on SCAN/ATPG/JTAG/MBIST
- Experience with one or more chip tape out that includes chip ATE bring up.
- Experience on gate level simulation with no timing and timing (SDF) simulations (ATPG/MBIST/JTAG)
- Experience in Test structures for DFT, IP integration, ATPG fault models, test point insertion, coverage improvement techniques.
- Experience in scan insertion techniques at block level and chip top level.
- Experience on Memory BIST generation, insertion, verification on RTL/Netlist level.
- Good knowledge and understanding in Analog PHY and Analog Macro tests.
- Good knowledge and understanding on JTAG for IEEE 1149.1/IEEE1149.6 standards.
- Good knowledge on test mode timing constraints
- Good knowledge about running block level and chip STA flows.
- Cross domain knowledge to resolve DFT issues with design, synthesis, physical design, STA team.
- Proficiency in industry standard tools for scan insertion, ATPG, MBIST and JTAG (preferable Cadence/Tessent tools)
- Experience with post-silicon bring up and debug on ATE.
- Good knowledge on Perl/Tcl scription skills
- Very good team player capabilities and excellent communication skills to work with a variety of teams across the global organization.
- High sense of responsibility and ownership within the team for successful tape out and post-silicon bring up of project.
- Should have B-Tech/M-tech with 5 Years to 15 Years relevant experience.
- Additional Job Description
Additional Job Description:
BE/BTECH/ME/METCH or Equivalent Degree
BE/BTECH/ME/METCH or Equivalent Degree
We’re doing work that matters. Help us solve what others can’t.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Applications Development Sr Programmer Analyst - C12 - IRVING
Citigroup · IRVING, Texas, United States of America

Senior Research Engineer in advanced modeling
3M · KR, Gyeonggi-do, Hwaseong

Sr IT Engineer
Honeywell · Bengaluru, Karnataka, India, IN

Senior Specialist, Mechanical Engineering
L3Harris · Cincinnati, OH, US

Principal Software Engineer I - Distributed Systems - Elasticsearch
Elastic · United Kingdom
Cadence 소개

Cadence
PublicCadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.
5,001-10,000
직원 수
San Jose
본사 위치
$8.5B
기업 가치
리뷰
10개 리뷰
3.9
10개 리뷰
워라밸
3.8
보상
2.7
문화
4.2
커리어
3.2
경영진
2.8
72%
지인 추천률
장점
Flexible work arrangements and remote options
Great company culture and collaborative team
Good benefits and job security
단점
Below average compensation and salary
High workload and overwhelming at times
Limited career advancement opportunities
연봉 정보
75개 데이터
Junior/L3
Junior/L3 · Data Analyst
1개 리포트
$91,103
총 연봉
기본급
$85,276
주식
-
보너스
$5,827
$59,612
$139,984
면접 후기
후기 1개
난이도
3.0
/ 5
소요 기간
14-28주
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
자주 나오는 질문
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
최근 소식
Cadence Design Systems, Inc. $CDNS Shares Bought by Mitsubishi UFJ Trust & Banking Corp - MarketBeat
MarketBeat
News
·
1w ago
Cadence Design Systems Rides AI Wave in Earnings - TipRanks
TipRanks
News
·
1w ago
Teen killed, older sister being taken off life support after crash - WSB-TV
WSB-TV
News
·
1w ago
Cadence lifts annual revenue forecast on sustained AI chip-design boom - Reuters
Reuters
News
·
1w ago