招聘
福利待遇
•Parental Leave
必备技能
Python
Java
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality.
Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health.
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Job Title: Sr Principal Design Engineer
Location: Cambridge, United Kingdom
Reports to: Software Engineering Director
Job Overview:
Genus Synthesis Solution is a leading technology tool for synthesizing digital designs from RTL (Register Transfer Language) specifications (Verilog or VHDL) into netlists based on standard cells. Trusted by over 400 customers worldwide, Genus enables chip design through cutting-edge optimization for timing, area, and power.
Genus is complemented by Chip Ware®, an IP library of configurable, off-the-shelf components that deliver best-in-class hardware quality across power, area, and delay requirements.
As part of our expansion, we are seeking talented individuals who share our passion for computer arithmetic and our commitment to quality, innovation, and insight. This role offers a unique opportunity to work across software and hardware development, applied research, and direct customer engagement, making you a true subject matter expert in the field.
Job Responsibilities:
- Collaborate within a team to design, optimize, verify, and document a library of high-quality arithmetic components (e.g., floating-point operators) for chip designers.
- Ensure components are robust, efficient, and easy to integrate.
- Define and maintain architectural standards for software and hardware integration.
- Partner with internal and external stakeholders to capture requirements and translate them into technical specifications.
- Drive innovation in system design and optimization for timing, area, and power.
Job Qualifications:
- Strong academic background (Bachelor’s or Master’s in computer science, Software Engineering, Mathematics, Physics, or Electrical Engineering. (PhD is a plus)
- Proven experience in hardware design with (System)Verilog.
- Solid programming skills in C, Java, or Python; experience with scripting languages (e.g., TCL) is a plus.
- Expertise in system design.
- Familiarity with formal verification and design verification methodologies.
- Knowledge of floating-point arithmetic and numerical computation is advantageous.
- Hands-on experience with simulation tools, modelling, and performance optimization.
- Excellent analytical and creative problem-solving skills.
- Strong communication skills and ability to interface with internal and external stakeholders.
Check what we can offer you:
- Competitive salary
- 25 days holiday per year
- Private Medical and Dental plans, Income Protection and Life Insurance
- Group Personal Pension Plan
- Cycle to work scheme and gym subsidy
- 5 days paid time to volunteer to give back to our communities
- Employee Stock Purchase Plan
- The opportunity to work for a Great Place to Work© & Fortune 100 organization
Cadence is committed to equal employment opportunity and employment equity throughout all levels of the organization. We strive to attract a qualified and diverse candidate pool and encourage diversity and inclusion in the workplace.
We’re doing work that matters. Help us solve what others can’t.
总浏览量
1
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

Senior Compiler Engineer LLVM/C++
ARM · cambridge

Staff Formal Verification Engineer - Qualcomm - Cambridge, UK
Qualcomm · Cambridge, United Kingdom

Fixed-Term Staff Information Developer
ARM · cambridge

Principal Cyber Engineer
Raytheon (RTX) · cambridge, Massachusetts, United States of America

GPU Compiler Engineer, Staff - Cambridge, UK
Qualcomm · Cambridge, United Kingdom
关于Cadence

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
员工数
San Jose
总部位置
$8.5B
企业估值
评价
4.0
10条评价
工作生活平衡
4.2
薪酬
2.8
企业文化
4.1
职业发展
3.2
管理层
3.4
72%
推荐给朋友
优点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
缺点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
薪资范围
58个数据点
Junior/L3
Junior/L3 · Data Analyst
1份报告
$91,103
年薪总额
基本工资
$85,276
股票
-
奖金
$5,827
$59,612
$139,984
面试经验
1次面试
难度
3.0
/ 5
时长
14-28周
面试流程
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
常见问题
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
新闻动态
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
3d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
4d ago