招聘
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Position Description:
- IP Integration and release Engineer for SSG IP Release engineering team.
- Position is based in Bangalore.
- The role would include IP integration, verification, and release of the IP solution of Cadence to different customers.
- The work involved will be working with the existing RTL, integration of the PHY and controller to create the sub-system, addition of new features into the RTL, ensuring various customer configurations are clean as part of verification regressions, supporting customers, ensuring design is clean for LINT and CDC design guidelines.
- Proficient in ASIC development flows like Lint/CDC/Synthesis (preferably with Genus)/STA. Ability to debug and setup new flows.
Position Requirements:
- BE/BTech/ME/MTech
- Electrical / Electronics / VLSI with an experience as a design verification engineer, with a large portion of the recent work experience on RTL integration and verification.
- 6-10 years of core RTL integration and verification experience using Verilog is a must.
- System Verilog experience and experience with UVM based environment usage / debugging is required.
- PCIe/CXL/IDE experience is highly desirable. Prior experience in implementation of complex protocols is a must.
- Prior experience in IP development teams would be an added advantage.
Scripting knowledge is an advantage.
We’re doing work that matters. Help us solve what others can’t.
总浏览量
0
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

Lead Application Engineer II
Johnson Controls · Pune-Maharashtra-India

DFT Lead
AMD · Bangalore, India

TECHNICAL LEAD L1
Wipro · Bengaluru, India

Experienced Lead engineer in Storage/Networking domain
HPE · Bangalore, Karnātaka, India

Lead Software Development Engineer in Test - 12+yrs - Routing/SDWAN/L2/L3/Ruby/Python
Cisco · Bangalore, India
关于Cadence

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
员工数
San Jose
总部位置
$8.5B
企业估值
评价
4.0
10条评价
工作生活平衡
4.2
薪酬
2.8
企业文化
4.1
职业发展
3.2
管理层
3.4
72%
推荐给朋友
优点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
缺点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
薪资范围
58个数据点
Junior/L3
Junior/L3 · Data Analyst
1份报告
$91,103
年薪总额
基本工资
$85,276
股票
-
奖金
$5,827
$59,612
$139,984
面试经验
1次面试
难度
3.0
/ 5
时长
14-28周
面试流程
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
常见问题
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
新闻动态
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
4d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
4d ago