招聘
WHAT YOU DO AT AMD CHANGES EVERYTHING
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.
- We are seeking a motivated DFx engineer to join our CDFX team. In this role, you will contribute to the next generation of AMD’s silicon innovation while developing your expertise in DFx methodologies and advanced design practices. You will be part of a forward-thinking engineering organization that values learning, encourages fresh ideas, and empowers emerging talent to grow into impactful contributors who help shape the future of semiconductor technology.
KEY RESPONSIBILITIES:
The successful candidate will own/lead the DFX Design Architect, Develop and implement cutting edge DFX features including SCAN, ATPG, MBIST, BSCAN, etc. Work closely with the DFX Architecture and the various IP Design teams to align on the DFX requirements and successfully implement the DFX design Design and develop correct by construction DFX design and support DFX verification Work closely with the RTL designers, Verification Engineers, and PD team to find creative ways to accelerate the identification of functional defects. Work with the Synthesis and PD team to ensure correct DFT implementation in Scan/ATPG.
PREFERRED EXPERIENCE:
Experience and understanding of ASIC DFX, Scan synthesis, Integration flow using Fusion Compiler, ATPG experience in tile and SoC level experience. Applicant should be familiar with scan hardware compressions, failure mechanisms and debug processes.
Familiar in ICl Extraction, SSN, IJTAG,EDT, Test Kompress, simulation and verification flow and experience of working in DFX architecture of complex SOC. Implement and deploy automated design flows to implement DFT features in a complex SOC ASIC design or IP subsystem Experience in End-to-End DFX flow development/creation. DC/AC scan (at-speed) development, debug and test. Expert in at least one of the scripting tool (Perl, Python, TCL) and ability to create complex flows/scripts that provide scalable solutions to DFX implementation.
- Strong EDA tools experience Tessent
- Testkompress, SSN, IJTAG, Synopsys
- Fusion compiler, Design Compiler, Spyglass Experience with RTL quality check tools/methodologies such as Spyglass, Lint is required. Exposure to Static timing analysis & Timing closure is required. Scan/ATPG patterns & test flows development, debug, test, and characterization Excellent hands-on debug skills and scripting skills are critical. Strong communication skills and the ability to collaborate effectively within a global team environment are essential.
Strong problem-solving skills Knowledge & experience of low power concepts, clock gating, power gating is a plus
- ACADEMIC CREDENTIALS: Bachelors or Masters degree in computer engineering/Electrical Engineering how it integrates into SoC.
*Benefits offered are described: *AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
- We are seeking a motivated DFx engineer to join our CDFX team. In this role, you will contribute to the next generation of AMD’s silicon innovation while developing your expertise in DFx methodologies and advanced design practices. You will be part of a forward-thinking engineering organization that values learning, encourages fresh ideas, and empowers emerging talent to grow into impactful contributors who help shape the future of semiconductor technology.
KEY RESPONSIBILITIES:
The successful candidate will own/lead the DFX Design Architect, Develop and implement cutting edge DFX features including SCAN, ATPG, MBIST, BSCAN, etc. Work closely with the DFX Architecture and the various IP Design teams to align on the DFX requirements and successfully implement the DFX design Design and develop correct by construction DFX design and support DFX verification Work closely with the RTL designers, Verification Engineers, and PD team to find creative ways to accelerate the identification of functional defects. Work with the Synthesis and PD team to ensure correct DFT implementation in Scan/ATPG.
PREFERRED EXPERIENCE:
Experience and understanding of ASIC DFX, Scan synthesis, Integration flow using Fusion Compiler, ATPG experience in tile and SoC level experience. Applicant should be familiar with scan hardware compressions, failure mechanisms and debug processes.
Familiar in ICl Extraction, SSN, IJTAG,EDT, Test Kompress, simulation and verification flow and experience of working in DFX architecture of complex SOC. Implement and deploy automated design flows to implement DFT features in a complex SOC ASIC design or IP subsystem Experience in End-to-End DFX flow development/creation. DC/AC scan (at-speed) development, debug and test. Expert in at least one of the scripting tool (Perl, Python, TCL) and ability to create complex flows/scripts that provide scalable solutions to DFX implementation.
- Strong EDA tools experience Tessent
- Testkompress, SSN, IJTAG, Synopsys
- Fusion compiler, Design Compiler, Spyglass Experience with RTL quality check tools/methodologies such as Spyglass, Lint is required. Exposure to Static timing analysis & Timing closure is required. Scan/ATPG patterns & test flows development, debug, test, and characterization Excellent hands-on debug skills and scripting skills are critical. Strong communication skills and the ability to collaborate effectively within a global team environment are essential.
Strong problem-solving skills Knowledge & experience of low power concepts, clock gating, power gating is a plus
- ACADEMIC CREDENTIALS: Bachelors or Masters degree in computer engineering/Electrical Engineering how it integrates into SoC.
*Benefits offered are described: *AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
总浏览量
1
申请点击数
0
模拟申请者数
0
收藏
0
相似职位
关于AMD

AMD
PublicAdvanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.
10,001+
员工数
Santa Clara
总部位置
$240B
企业估值
评价
3.7
10条评价
工作生活平衡
2.8
薪酬
3.2
企业文化
4.1
职业发展
3.4
管理层
3.8
68%
推荐给朋友
优点
Great team culture and spirit
Innovative projects and cutting-edge technology
Supportive management and leadership
缺点
High workload and overwhelming work demands
Work-life balance challenges
High pressure and stressful deadlines
薪资范围
6个数据点
L2
L3
L4
L5
L6
L2 · Data Analyst L2
0份报告
$76,430
年薪总额
基本工资
$30,572
股票
$38,215
奖金
$7,643
$53,501
$99,359
面试经验
2次面试
难度
3.0
/ 5
时长
14-28周
录用率
50%
面试流程
1
Application Review
2
Recruiter Screen
3
Hiring Manager Interview
4
Technical Interview
5
Offer
常见问题
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
新闻动态
I Tested Qualcomm's Snapdragon X2 Elite Extreme: This 18-Core Power CPU Hits Hard Against AMD, Apple, Intel - PCMag
PCMag
News
·
2d ago
Broadcom vs. AMD: Which AI Chipmaker Is the Better Buy? - The Motley Fool
The Motley Fool
News
·
2d ago
NVIDIA Vs. AMD: Buy The Dominant Leader At A Discount (NASDAQ:NVDA) - Seeking Alpha
Seeking Alpha
News
·
2d ago
AMD Stock Slips Despite Ryzen 7 5800X3D Return Rumors - TipRanks
TipRanks
News
·
3d ago




