refresh

トレンド企業

トレンド企業

採用

求人Cadence

Design Engineer - Physical Design

Cadence

Design Engineer - Physical Design

Cadence

SHANGHAI

·

On-site

·

Full-time

·

2mo ago

必須スキル

Physical design

Floorplan

CTS

STA

Physical verification

Power analysis

Perl

C shell

TCL

Makefile

Python

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

About the team:
Our team deliver many high-performance products based on the industry’s most advanced technology with high frequencies up to 8800MHz.

Our product processes include TSMC 2nm/3nm/5nm/7nm/12nm and Samsung 2nm/4nm/5nm/7nm/8nm/10nm, etc. In the team you will face great challenges such as FP, CTS, STA, etc. At the same time, you will get rich experience and advanced methodology.

Job Responsibilities:

Focus on high-speed digital DDR PHY IP physical implementation, develop necessary scripts or tools to enhance current PD design flow. Work in product projects, including but not limited to: complete the project tasks; solve design issue and provide flow to check and avoid similar issue; analyze and summarize PPA optimization methodologies and results, implement optimal design parameters and flows for different projects.

Job Requirement:

-BS with minimum 4 years of experience. MS with minimum 2 years of experience.

-Good physical design experience in the digital implementation domain including Floorplan, CTS, STA, Physical verification, Power analysis.
-Solid background in circuits, electronics, physics, be willing to learn new technology for cutting edge process node and advanced design methodology.
-Skilled in scripting language, such as Perl, C shell, TCL, Makefile, Python.
-Familiar with EDA tools like Innovus, ICC, Calibre, Tempus, Prime Time, etc.

We’re doing work that matters. Help us solve what others can’t.

総閲覧数

1

応募クリック数

0

模擬応募者数

0

スクラップ

0

Cadenceについて

Cadence

Cadence

Public

Cadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.

5,001-10,000

従業員数

San Jose

本社所在地

$8.5B

企業価値

レビュー

4.0

10件のレビュー

ワークライフバランス

4.2

報酬

2.8

企業文化

4.1

キャリア

3.2

経営陣

3.4

72%

友人に勧める

良い点

Good work-life balance

Supportive and collaborative team environment

Flexible work arrangements

改善点

Below market compensation

Limited career advancement opportunities

Heavy workload and long hours

給与レンジ

58件のデータ

Mid/L4

Mid/L4 · Design Engineer

6件のレポート

$139,837

年収総額

基本給

$124,197

ストック

-

ボーナス

-

$110,434

$186,828

面接体験

1件の面接

難易度

3.0

/ 5

期間

14-28週間

面接プロセス

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

よくある質問

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving