채용
복지 및 혜택
•Healthcare
•Parental Leave
필수 스킬
Verilog
JTAG
Scan
ATPG
WHAT YOU DO AT AMD CHANGES EVERYTHING:
At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.THE ROLE:
As a Design-for-Testability (DFT) Engineer at AMD, you will own the full DFT lifecycle—from specification definition through post-silicon bring-up—to ensure robust and efficient test solutions. You will collaborate closely with Architects, Verification Engineers, Physical Designers, CAD Engineers, SoC Design Engineers, Product Engineers, and Program Management to deliver successful and timely project outcomes.
THE PERSON: As part of AMD’s Strategic Silicon Solutions (S3) Business Unit, you will help bring customer-specific design requirements to life across a wide range of products, including tablets, gaming consoles, servers, and more. You thrive in a collaborative team environment, take ownership of tasks through to completion, and communicate effectively both verbally and in writing.
KEY RESPONSIBILITIES:
-
Implement and verify DFT and Design-for-Debug (DFD) architectures and features.
-
Insert Scan, JTAG, and Boundary Scan chains; generate ATPG patterns.
-
Generate, implement, and verify Memory Built-In Self-Test (BIST) logic.
-
Apply low power DFT techniques to designs.
-
Achieve DFT timing closure and verify ATPG patterns through gate-level simulation with timing.
-
Analyze test coverage and work on reducing test costs.
-
Provide post-silicon support to ensure successful bring-up and improve yield learning.
PREFERRED EXPERIENCE:
- Strong understanding of Design For Test methodologies and DFT verification (e.g., IEEE1500, JTAG 1149.x, scan, memory BIST).
- Experience with Tessent Test Kompress and Silicon Scan Network (SSN).
- Proficiency with VCS simulation tools, Perl/Shell scripting, and Verilog RTL design.
- Exposure to static timing analysis and timing closure processes.
- Experience in pre-silicon test planning, validation, and engagement with design teams.
- Skilled in characterization and debugging of scan/ATPG tests in new silicon designs and process technologies.
- Expertise in optimizing test flows for quality enhancement and cost reduction.
- Ability to analyze part failures to improve test coverage and yield.
- Experience analyzing characterization data across process, voltage, and temperature (PVT) corners.
- Excellent communication skills and ability to work effectively in a global team environment.
- Knowledge of low power design concepts such as clock gating and power gating is a plus.
ACADEMIC CREDENTIALS:
- Bachelor’s or Master’s degree in Computer Engineering, Electrical Engineering, or a related field.
LOCATIONS: Boxborough, MA, Austin, TX, and Markham, ON
This role is not eligible for Visa Sponsorship.
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.
This posting is for an existing vacancy.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

Cellular System Test Engineer
Qualcomm · San Diego, California, United States of America

Supplier Quality Engineer, Drive Unit
Tesla · Sparks, Nevada

Production Test Engineer II
Raytheon (RTX) · chesapeake, Virginia, United States of America

Quality Analyst (Level 2) Fort Worth, Texas
Lockheed Martin · fort worth

Software QA Engineer, Self-Driving
Tesla · Palo Alto, California
AMD 소개

AMD
PublicAdvanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.
10,001+
직원 수
Santa Clara
본사 위치
$240B
기업 가치
리뷰
3.7
10개 리뷰
워라밸
2.8
보상
3.2
문화
4.1
커리어
3.4
경영진
3.8
68%
친구에게 추천
장점
Great team culture and spirit
Innovative projects and cutting-edge technology
Supportive management and leadership
단점
High workload and overwhelming work demands
Work-life balance challenges
High pressure and stressful deadlines
연봉 정보
6개 데이터
L2
L3
L4
L5
L6
L2 · Data Analyst L2
0개 리포트
$76,430
총 연봉
기본급
$30,572
주식
$38,215
보너스
$7,643
$53,501
$99,359
면접 경험
2개 면접
난이도
3.0
/ 5
소요 기간
14-28주
합격률
50%
면접 과정
1
Application Review
2
Recruiter Screen
3
Hiring Manager Interview
4
Technical Interview
5
Offer
자주 나오는 질문
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
뉴스 & 버즈
I Tested Qualcomm's Snapdragon X2 Elite Extreme: This 18-Core Power CPU Hits Hard Against AMD, Apple, Intel - PCMag
PCMag
News
·
3d ago
Broadcom vs. AMD: Which AI Chipmaker Is the Better Buy? - The Motley Fool
The Motley Fool
News
·
3d ago
NVIDIA Vs. AMD: Buy The Dominant Leader At A Discount (NASDAQ:NVDA) - Seeking Alpha
Seeking Alpha
News
·
3d ago
AMD Stock Slips Despite Ryzen 7 5800X3D Return Rumors - TipRanks
TipRanks
News
·
4d ago