refresh

トレンド企業

Trending

採用

JobsAMD

Senior Physical Verification Engineer (Full-Chip/SoC)

AMD

Senior Physical Verification Engineer (Full-Chip/SoC)

AMD

Hyderabad

·

On-site

·

Full-time

·

1mo ago

Benefits & Perks

Competitive salary and equity package

401(k) matching

Professional development budget

Parental leave

Team events and activities

Comprehensive health, dental, and vision insurance

Equity

Learning

Parental Leave

Healthcare

Required Skills

JavaScript

Python

TypeScript

Back

Senior Physical Verification Engineer (Full-Chip/SoC)

JOB_DESCRIPTION.SHARE.HTML
CAROUSEL_PARAGRAPH

  • JOB_DESCRIPTION.SHARE.HTML
  • Hyderabad, India
  • Engineering
  • 77627

mail_outline
Get future jobs matching this search
Loginor Register

Job Description

WHAT YOU DO AT AMD CHANGES EVERYTHING:

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.

SMTS SILICON DESIGN ENGINEER:

THE ROLE:

As a member of the Server SOC PD group, you will help bring to life cutting-edge designs.
As a Senior technical contributor responsible for SoC / full-chip Physical Verification signoff (DRC/LVS/ERC/DFM/Antenna/PERC) and PV methodology ownership, partnering cross-functionally to ensure tapeout-quality delivery on advanced nodes

  • Job Description
  • Excellent understanding of Physical Verification flow with in-depth experience in analyzing and debugging DRC, ERC, LVS, DFM, Antenna, PERC (Mostly Working on Calibre tool)
  • Experience in IO, Bump planning and fullchip RDL generation for Power & IO/Signals
  • Work on physical verification (DRC/LVS) of state-of-the-art SOCs/digital IPs/blocks at cutting edge technology nodes of various foundries.
  • Work hands-on to solve critical design and execution issues related to physical verification and sign-off
  • Strong Technical problem and debugging solving.
  • Own physical verification and sign-off flows, methodologies and execution of So Cs

Preferred Experience:

  • 12+ years’ experience in ASIC Design with relevant Physical Design Skills
  • Minimum BSEE/CE, or equivalent degree, Masters is preferred.
  • Experience with physical verification checks DRC, LVS, Antenna, ERC, PERC, ESD etc for SoC/Full-chip-level and/or block-level
  • Preferably worked on 3nm/5nm/7nm/14nm/20nm nodes at the major foundries
  • Experience in PV support a larger team members.
  • Work on Fullchip RDL power generation in top level, Bump planning, IO RDL routing
  • Experience in debugging LVS issues at chip-level with complex analog-mixed signal IPs
  • Experience with design using low-power implementation (level-shifters, isolation cells, power domain/islands, substrate isolation etc.)
  • Experience in physical verification of padring, corner pads, seal ring, DCM, RDL routing, bumps and other full-chip components
  • Experience with ERC rules, PERC rules, ESD rules has an added advantage.
  • Ability to plan and work independently and coordinate with cross-functional teams.
  • Experience in PnR tools like ICC2/Innovus with regards to physical convergence must.
  • EDA Tools: Mentor (Calibre), Synopsys (ICV) & icc2/innovus

ACADEMIC CREDENTIALS:

  • Bachelors or Masters degree in computer engineering/Electrical Engineering

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.
Apply JOB_DESCRIPTION.SHARE.HTML
CAROUSEL_PARAGRAPH
JOB_DESCRIPTION.SHARE.HTML

Total Views

0

Apply Clicks

0

Mock Applicants

0

Scraps

0

About AMD

AMD

AMD

Public

A semiconductor company that designs and develops graphics units, processors, and media solutions

10,001+

Employees

Santa Clara

Headquarters

Reviews

3.5

25 reviews

Work Life Balance

3.2

Compensation

4.1

Culture

3.6

Career

3.4

Management

3.1

65%

Recommend to a Friend

Pros

Good compensation and benefits

Positive work environment

Great management and coworkers

Cons

Poor work life balance

Micromanagement and excessive tracking

Too much pressure and workload

Salary Ranges

6 data points

L2

L3

L4

L5

L6

L2 · Data Analyst L2

0 reports

$76,430

total / year

Base

$30,572

Stock

$38,215

Bonus

$7,643

$53,501

$99,359

Interview Experience

5 interviews

Difficulty

3.6

/ 5

Duration

14-28 weeks

Offer Rate

60%

Experience

Positive 20%

Neutral 20%

Negative 60%

Interview Process

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Technical Interview

5

Hiring Manager Interview

6

Offer

Common Questions

Coding/Algorithm

Technical Knowledge

Behavioral/STAR

Past Experience

System Design