refresh

트렌딩 기업

트렌딩

채용

JobsAMD

Senior Verification Architect – Simulation & Methodology

AMD

Senior Verification Architect – Simulation & Methodology

AMD

Hyderabad

·

On-site

·

Full-time

·

1mo ago

Benefits & Perks

Professional development budget

Generous paid time off and holidays

Comprehensive health, dental, and vision insurance

Team events and activities

Learning

Healthcare

Required Skills

TypeScript

Node.js

JavaScript

Back

Senior Verification Architect – Simulation & Methodology

JOB_DESCRIPTION.SHARE.HTML
CAROUSEL_PARAGRAPH

  • JOB_DESCRIPTION.SHARE.HTML
  • Hyderabad, India
  • Engineering
  • 75356

mail_outline
Get future jobs matching this search
Loginor Register

Job Description

WHAT YOU DO AT AMD CHANGES EVERYTHING:

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.

MTS SILICON DESIGN ENGINEER:

THE ROLE:

The AMD Verification Methodology and Technology (VMT) team delivers verification methodology and technology for all AMD teams and products. Team member will be working with global teams on the verification methodologies and technologies covering design technology, functional verification technology, coverage, debug and automation methodologies.

THE PERSON:

You have a passion for modern, complex processor architecture, digital design, and verification in general. You are a team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. You have strong analytical and problem-solving skills and are willing to learn and ready to take on problems.

KEY RESPONSIBILITIES:

The successful candidate will assume technical responsibilities and hands-on technical architect role responsible for providing complex design methodologies in the hardware design verification space. The following is a list of key responsibilities that the candidate will assume:

  • Be a part of a wider team of technical experts in design verification and testbenches in AMD's Central R&D team
  • Be hands on technical contributor in the space of hardware description languages such as Verilog, testbench languages such as System Verilog
  • Play an expert role in verification methodologies and have extensive knowledge on UVM based testbenches
  • Possess and utilize in-depth knowledge in functional and code coverage technology and methodology to achieve faster coverage closure
  • Drive methodology around SOC/IP verification, VIPs, UVCs and BFMs
  • Demonstrate and utilize strong debugging skills in industry standard SOC/IP design & verification tools
  • Have knowledge of Verification Management tools and methodologies
  • Play a strong role in understanding AMD's existing systems, creating new ones, defining roadmaps on all verification methodologies, tools and flows
  • Knowledge of C/C++ based testbench architectures
  • Develop flows and methodology to integrate multiple independent testbenches/designs into a larger design and verification model
  • Simulation Performance analysis of existing designs, testbenches to keep up with the growing design sizes

PREFERRED EXPERIENCE:

  • 7+ years of experience

  • Proficient in IP level ASIC verification

  • Proficient in debugging firmware and RTL code using simulation tools

  • Proficient in using UVM testbenches and working in Linux and Windows environments

  • Experienced with Verilog, System Verilog, C, and C++

  • Graphics pipeline knowledge

  • Developing UVM based verification frameworks and testbenches, processes and flows

  • Automating workflows in a distributed compute environment.

  • Exposure to simulation profile, efficiency improvement, acceleration, HLS tools/process

  • Strong background in the C++ language, preferably on Linux with exposure to Windows platform

  • Good understanding and hands-on experience in the UVM concepts and System Verilog language

  • Good working knowledge of SystemC and TLM with some related experience.

  • Scripting language experience: Perl, Ruby, Makefile, shell preferred.

  • Exposure to leadership or mentorship is an asset

  • Desirable assets with prior exposure to video codec system or other multimedia solutions.

ACADEMIC CREDENTIALS:

  • Bachelors or Masters degree in computer engineering/Electrical Engineering

Benefits offered are described: AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.
Apply JOB_DESCRIPTION.SHARE.HTML
CAROUSEL_PARAGRAPH
JOB_DESCRIPTION.SHARE.HTML

Total Views

0

Apply Clicks

0

Mock Applicants

0

Scraps

0

About AMD

AMD

AMD

Public

A semiconductor company that designs and develops graphics units, processors, and media solutions

10,001+

Employees

Santa Clara

Headquarters

Reviews

3.5

25 reviews

Work Life Balance

3.2

Compensation

4.1

Culture

3.6

Career

3.4

Management

3.1

65%

Recommend to a Friend

Pros

Good compensation and benefits

Positive work environment

Great management and coworkers

Cons

Poor work life balance

Micromanagement and excessive tracking

Too much pressure and workload

Salary Ranges

6 data points

L2

L3

L4

L5

L6

L2 · Data Analyst L2

0 reports

$76,430

total / year

Base

$30,572

Stock

$38,215

Bonus

$7,643

$53,501

$99,359

Interview Experience

5 interviews

Difficulty

3.6

/ 5

Duration

14-28 weeks

Offer Rate

60%

Experience

Positive 20%

Neutral 20%

Negative 60%

Interview Process

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Technical Interview

5

Hiring Manager Interview

6

Offer

Common Questions

Coding/Algorithm

Technical Knowledge

Behavioral/STAR

Past Experience

System Design