トレンド企業

AMD
AMD

Together we advance.

Silicon Design Engineer

職種エンジニアリング
経験ミドル級
勤務地Taipei, Taiwan
勤務オンサイト
雇用正社員
掲載3ヶ月前
応募する

福利厚生

育児休暇

必須スキル

Verilog

STA

WHAT YOU DO AT AMD CHANGES EVERYTHING

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond.  Together, we advance your career.

THE ROLE:

As a Timing Closure Engineer, you will join AMD’s IP team to develop high-performance Server IP for adaptive computing. You will collaborate closely with the Physical Design team, IP designers, and Top-level designers across multiple sites to ensure successful timing closure and contribute to building products that accelerate next-generation computing experiences.

KEY RESPONSIBILITIES:

  • Work with Physical Design, IP, and Top-level design teams across multiple sites to achieve IP timing closure.
  • Perform advanced timing analysis and develop STA constraints.
  • Define clocks and ensure accurate STA implementation.
  • Root cause timing issues in physical design or design architecture.
  • Perform timing analysis and provide feedback or suggestions to RTL designers and Physical design engineers to resolve timing issues.
  • Analyze Clock Tree Synthesis (CTS) performance and provide recommendations for optimization.
  • Resolve complex issues in STA and RTL domains.
  • Make technical decisions and provide design guidance.
  • Mentor and coach junior engineers.

PREFERRED EXPERIENCE:

  • Expert-level STA skills; proficient with DC and PT tools and commands.
  • Hands-on experience in timing closure for high-frequency designs.
  • Specialized knowledge of high-bandwidth internal data fabric is a plus.
  • Strong Verilog RTL design experience for large-scale digital IP.
  • Familiarity with logic/physical synthesis, DFT, and PHY integration.
  • Familiar with multiple power domain designs, low-power design techniques, and UPF.
  • Ability to work independently with strong task scheduling and milestone commitment.
  • Fluent in English for communication, presentations, and documentation.
  • Proven ability to solve complex, novel, and non-recurring problems.

EDUCATION & EXPERIENCE:

MS in Electrical Engineering or Computer Science with 7+ years of experience, or

BS in Electrical Engineering or Computer Science with 9+ years of experience.

LOCATION:

Hsinchu / Taipei

Benefits offered are described:  AMD benefits at a glance.

AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law.   We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.

AMD may use Artificial Intelligence to help screen, assess or select applicants for this position.  AMD’s “Responsible AI Policy” is available here.

This posting is for an existing vacancy.

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

AMDについて

AMD

AMD

Public

Advanced Micro Devices, Inc. (AMD) is an American multinational semiconductor company headquartered in Santa Clara, California.

10,001+

従業員数

Santa Clara

本社所在地

$240B

企業価値

レビュー

10件のレビュー

3.7

10件のレビュー

ワークライフバランス

2.8

報酬

3.2

企業文化

4.1

キャリア

3.4

経営陣

3.8

68%

知人への推奨率

良い点

Great team culture and spirit

Innovative projects and cutting-edge technology

Supportive management and leadership

改善点

High workload and overwhelming demands

Work-life balance challenges

High pressure and stressful deadlines

給与レンジ

6件のデータ

L2

L6

L3

L4

L5

L2 · Data Analyst L2

0件のレポート

$76,430

年収総額

基本給

$30,572

ストック

$38,215

ボーナス

$7,643

$53,501

$99,359

面接レビュー

レビュー2件

難易度

3.0

/ 5

期間

14-28週間

内定率

50%

面接プロセス

1

Application Review

2

Recruiter Screen

3

Hiring Manager Interview

4

Technical Interview

5

Offer

よくある質問

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving