채용

PCB Layout Engineer
Santa Clara, California, United States; Toronto, Ontario, Canada
·
On-site
·
Full-time
·
3w ago
Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities.
Tenstorrent is seeking a Layout Engineer with expertise in board layout for high-performance computing and AI hardware. This role requires direct experience with multi-layer boards, HDI vias, blind vias, back drilling, DFM, DFA and routing / layout of interfaces like GDDR, LPDDR, DDR, PCIe Gen 5 & 6, Ethernet IEEE 802.3bj, cd, cf, USB, etc. The ideal candidate will work closely with cross-functional teams consisting of engineers from systems, power, signal integrity and mechanical to ensure that our products meet the layout margins and cutting-edge specifications for mass production boards for data centers, workstations, and consumer computing applications.
This role is hybrid, based out of Toronto, ON or Santa Clara, CA.
We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting.
Who you are
-
Experienced board layout engineer with ~8+ years in PCB design (Cadence Allegro; Altium a plus).
-
Hold a B.S. in EE, CS, or equivalent experience.
-
Strong background in high-speed, complex PCBs (high layer count, HDI, multi-lamination, VIPPO, back drilling).
-
Comfortable defining and applying layout rules (physical, spacing, length-matching) for high-speed designs.
-
Confident working with fabricators on stackups, capabilities, and resolving DFM/DFA/DFT feedback.
-
Detail-oriented owner of designs with strong communication skills and the ability to work with an international, cross-functional team.
What we need
-
A Layout Engineer to own multi-layer PCB layouts for high-performance computing and AI hardware.
-
Expertise routing GDDR, LPDDR, DDR, PCIe Gen 5/6, Ethernet (IEEE 802.3bj/cd/cf), USB and other high-speed interfaces.
-
Proficiency with Cadence schematic/layout tools (v25.1) in the Cadence Pulse environment.
-
Ability to choose appropriate advanced fabrication technologies (HDI, blind/buried vias, VIPPO, back drilling) balancing performance and cost.
-
Skill in floorplanning, component placement, board connectivity, and creation of power/ground planes.
-
Collaboration with power, signal integrity, and mechanical engineers to meet PDN, SI, mechanical, thermal, and regulatory (IPC, UL, CE, RoHS, FCC) requirements.
What you will learn
-
How to design boards for cutting-edge AI and high-performance computing systems in data center, workstation, and consumer products.
-
Techniques to optimize signal integrity, power delivery, and manufacturability for mass-production hardware.
-
Best practices for working in a deeply cross-functional environment across systems, power, SI, and mechanical teams.
-
Practical experience building around a from-scratch, high-performance RISC-V CPU and AI-first compute platform.
-
How to navigate and integrate global industry and regulatory standards while pushing performance limits.
-
The direct impact of your layout work on the roadmap and success of a fast-growing AI silicon and systems company.
Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made.
Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer.
This offer of employment is contingent upon the applicant being eligible to access U.S. export-controlled technology. Due to U.S. export laws, including those codified in the U.S. Export Administration Regulations (EAR), the Company is required to ensure compliance with these laws when transferring technology to nationals of certain countries (such as EAR Country Groups D:1, E1, and E2). These requirements apply to persons located in the U.S. and all countries outside the U.S. As the position offered will have direct and/or indirect access to information, systems, or technologies subject to these laws, the offer may be contingent upon your citizenship/permanent residency status or ability to obtain prior license approval from the U.S. Commerce Department or applicable federal agency. If employment is not possible due to U.S. export laws, any offer of employment will be rescinded.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

Hardware Validation Engineer
Pure Storage · Santa Clara, California

Software Engineer, C++ Middleware and Runtime Infrastructure
Plus.ai · Santa Clara, CA

Software Development Engineer, Internet Monitoring
Amazon · Santa Clara, CA, USA

Product Quality Engineer - RMA Failure Analysis
Wipro · Santa Clara, United States

Software Development Engineer II - AWS Networking Applications, SIDR
Amazon · Santa Clara, CA, USA
Tenstorrent 소개

Tenstorrent
Series CTenstorrent is a semiconductor company that develops AI accelerator chips and software for machine learning workloads. The company focuses on creating scalable processor architectures for data centers and edge computing applications.
201-500
직원 수
Toronto
본사 위치
$2.6B
기업 가치
리뷰
3.8
10개 리뷰
워라밸
3.2
보상
2.8
문화
4.1
커리어
3.4
경영진
4.0
72%
친구에게 추천
장점
Supportive management and strong leadership
Great team culture and fantastic colleagues
Cutting-edge technology and challenging projects
단점
Heavy workload and frequent overtime
Fast-paced and stressful environment
Below industry standard salary
연봉 정보
24개 데이터
Staff/L6
Staff/L6 · Staff Field Application Engineer
1개 리포트
$261,520
총 연봉
기본급
$201,323
주식
-
보너스
-
$261,520
$261,520
뉴스 & 버즈
Former Tenstorrent Execs Launch AI& to Build Japan’s Full-stack AI Infrastructure - EE Times Asia
EE Times Asia
News
·
1w ago
Ex-Tenstorrent Execs Start Cloud Provider, AI Lab in Japan - EE Times
EE Times
News
·
3w ago
Interview with Toloka CEO (in Russian)
If you happen to understand Russian, here is a 2h interview with Toloka CEO Olga Megorskaya. Few things that I noted: * Industry is called Human Data, the biggest competitor is Scale AI. Basically they know how to produce human-generated data of a high quality that is used to train/post-train AI. These days it's a highly skilled people, sometimes with PhDs or many years of experience, but humans are unreliable, don't follow instructions, etc. - so it is a challenge to produce high quality data
·
3w ago
·
28
·
7
These AI Workstations Look Like PCs but Pack a Stronger Punch - IEEE Spectrum
IEEE Spectrum
News
·
3w ago