招聘
必备技能
Python
Silicon Labs (NASDAQ: SLAB) is the leading innovator in low-power wireless connectivity, building embedded technology that connects devices and improves lives. Merging cutting-edge technology into the world’s most highly integrated So Cs, Silicon Labs provides device makers the solutions, support, and ecosystems needed to create advanced edge connectivity applications. Headquartered in Austin, Texas, Silicon Labs has operations in over 16 countries and is the trusted partner for innovative solutions in the smart home, industrial IoT, and smart cities markets. Learn more at www.silabs.com.
Principal Static Timing Analysis Engineer:
Austin, TX
This position involves the development of timing constraints and timing closure signoff of low power Wireless So Cs and IP systems. These SoC devices are multi-core, multi-threaded processor subsystems with multi-level cache, capable of supporting multiple wireless protocols and application functionality, such as sensor hub, AI /ML and are specified to exceed best-in-class power targets. These So Cs deploy a complex, deeply gated clock network with many asynchronous clock sources.
Responsibilities:
-
Develop timing constraints at both the IP and SoC level in collaboration with the designers
-
Improve or evolve existing static timing analysis flows and methodologies.
-
Develop required timing signoff criteria, such as aging, on chip variation, and signal integrity
-
Analyze timing reports using scripting techniques to develop insights and drive rapid timing closure
-
Collaborate with a global design team to resolve complex static timing issues
-
Collaborate with a multi-functional team to drive timing closure for mixed-signal IP integration
Skills You Will Need:
Minimum Qualifications:
-
15+ years in Industry
-
Bachelor or Master’s degree in Electrical or Computer Engineering
-
In depth knowledge of the timing closure flow and methodology
-
Experience in timing constraint development, both functional and test modes (such as scan)
-
Hands-on experience with static timing tools, such as Tempus or Primetime
-
In depth knowledge of scripting languages like Perl, Python, Tcl, shell
-
Knowledge of timing closure modes and corners
-
Knowledge of low power design methodology (static/dynamic clock gating, power gating, dynamic voltage and frequency scaling)
-
Knowledge of timing model generation of mixed signal IP
-
Knowledge of design flows including Lint, CDC, Synthesis, Logic Equivalence, DFT, Place and Route
-
Knowledge of Verilog and System Verilog
-
Experience with artificial intelligence (AI) powered tools and technologies used to enhance productivity, analysis, and decision-making
Benefits & Perks:
You can look forward to the following benefits:
-
Great medical (Choice of PPO or Consumer Driven Health Plan with HSA), dental and vision plans
-
Highly competitive salary
-
401k plan with match and Roth plan option
-
Equity rewards (RSUs)
-
Life/AD&D and disability coverage
-
Flexible spending accounts
-
Adoption assistance
-
Back-Up childcare
-
Additional benefit options (Commuter benefits, Legal benefits, Pet insurance)
-
Flexible PTO schedule
-
3 paid volunteer days per year
-
Charitable contribution match
-
Tuition reimbursement
-
Free downtown parking
-
Onsite gym
-
Monthly wellness offerings
-
Free snacks
-
Monthly company updates with our CEO
The annualized base pay range for this role is expected to be between $160,650 - $298,350 USD. Actual base pay could vary based on factors including but not limited to experience, geographic location where work will be performed and applicant’s skill set. The base pay is just one component of the total compensation package for employees. Other rewards may include an annual cash bonus, equity package and a comprehensive benefits package.
Silicon Labs is an equal opportunity employer and values the diversity of our employees. Employment decisions are made on the basis of qualifications and job-related criteria without regard to race, religion, color, national origin, gender, sexual orientation, age, marital status, veteran status, or disability status, or any other characteristic protected by applicable law.
总浏览量
0
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

Staff Systems Safety Engineer
Apptronik · Austin, Texas

Senior System Design Engineer
NVIDIA · US, TX, Austin

Sr. Workday Integration & Extend Developer
Take-Two · Austin, Texas

Senior Connectivity Engineer, Network Product Development
Amazon · Austin, TX, USA

Senior Electrical Engineer
Apptronik · Austin, Texas
关于Silicon Labs
Silicon Labs
PublicSilicon Laboratories, Inc., commonly referred to as Silicon Labs, is a fabless global technology company that designs and manufactures semiconductors, other silicon devices and software, which it sells to electronics design engineers and manufacturers in Internet of Things (IoT) infrastructure...
1,001-5,000
员工数
Austin
总部位置
$5.2B
企业估值
评价
3.5
1条评价
工作生活平衡
3.0
薪酬
3.0
企业文化
3.5
职业发展
3.5
管理层
3.0
75%
推荐给朋友
优点
Fast-moving hiring process
No online assessment required
Casual technical interview approach
缺点
Nerve-wracking interview environment
Senior engineer observation creates pressure
Intense coding problems
薪资范围
1个数据点
Intern
Intern · Embedded SWE Intern
1份报告
-
年薪总额
基本工资
-
股票
-
奖金
-
面试经验
1次面试
难度
2.0
/ 5
时长
14-28周
录用率
100%
体验
正面 100%
中性 0%
负面 0%
面试流程
1
Application Review
2
Resume Screen
3
First Technical Interview
4
Second Technical Interview
5
Phone Offer
6
Official Offer
常见问题
Coding/Algorithm
Technical Knowledge
Embedded Systems
Behavioral/STAR
新闻动态
Stanley ECE students bag first prize at Silicon Labs Challenge - The Hans India
The Hans India
News
·
6d ago
SILICON LABORATORIES INC (NASDAQ:SLAB) Meets Key Minervini Trend and Growth Criteria - ChartMill
ChartMill
News
·
1w ago
Texas Instruments: Limited Impact From Silicon Labs Acquisition (NASDAQ:TXN) - Seeking Alpha
Seeking Alpha
News
·
1w ago
Silicon Labs' 2025 Annual Report to Shareholders and 2026 Proxy Statement Available Online
·
6w ago
·
1