
Semiconductor company
Staff Digital Engineer
Required skills
SystemVerilog
Verilog
VHDL
Python
Perl
tcl
Digital IC design
RTL design
Timing closure
Low-power design
Responsibilities:
-
Define, develop, verify and optimize complex digital circuits for low-power mixed-signal circuits. Design digital hardware functions and sub systems in RTL code using System Verilog, Verilog or VHDL. Collaborate with system design to create digital specification definition. Implement design for testability (scan chain, BIST, boundary scan) and diagnosis features to support hardware testing. Generate technical documentation and participate in design reviews. (40%)
-
Support constraints definition, logic synthesis, and physical design for timing closure, DFT insertion and test vectors creation, static timing closure. (15%)
-
Support development of comprehensive verification plans and testbenches, including functional verification, RTL and gate-level simulations, timing analysis, and top verification. Participate in pre-silicon digital hardware emulation and FPGA prototyping. (15%)
-
Support silicon lab evaluation, performance characterization and debug. (10%)
-
Interface with system, embedded firmware, analog, verification and cross functional teams. (10%)
-
Technical support to test, product and application engineers. (10%)
Minimum Qualifications:
-
4+ years of industry experience in digital integrated circuit design
-
B.S. or M.S. in Electrical or Computer Engineering
-
Strong analytical, synthesis and problem solving skills
-
Solid knowledge and experience in digital IC development, frontend-to-backend flow, timing closure, data path, signal processing, low-power techniques, basic constraints development, timing analysis, system trade-offs (power, speed, hardware resources, area)
-
Background with MCU based hardware systems (ARM, RISC-V, PIC, STM32) with memories, digital micro-architecture, interfaces, and dedicated hardware peripherals
-
Proficiency in System Verilog/Verilog/VHDL, scripting languages (Python, Perl, tcl), debugging capabilities, and industry leading digital EDA tools (Synopsys, Cadence, Siemens)
-
Knowledge of verification methodologies and tools (System Verilog, UVM/OVM, formal verification)
-
Demonstration of technical ownership and successful execution
-
Experience with standard hardware protocols (I2C, I3C, SPI, MIPI)
-
Independent, self-motivated, rigorous, team player and able to follow through
-
Excellent verbal and written communication skills
Desired Qualifications
-
Digital development for mixed-signal ICs
-
Hands-on experience with development boards, FPGAs, logic analyzers, oscilloscopes, supplies, multimeters and the associated measurement methods
-
Knowledge of system-level aspects: signal processing, embedded firmware, analog, modelling, test and application
-
Experience with system design methods & tools, Matlab, etc.
-
Experience with consumer and/or ITA market circuit developments
Total Views
1
Total Apply Clicks
0
Total Mock Apply
0
Total Bookmarks
0
Similar jobs

Senior Project Electrical Engineer (Data Center)
Schneider Electric · Petaling Jaya, Malaysia; India; Singapore; Australia

CPU Integration CAD Engineer (Staff/Sr. Staff)
Qualcomm · Bangalore, Karnataka, India

Connectivity System Test - Sr Staff (Networking/5G)
Qualcomm · Chennai, Tamil Nadu, India

Senior Member of Technical Staff
ThoughtSpot · India - Bangalore

Principal Developer
Nokia · India, IN
About Semtech

Semtech
PublicSemtech Corp supplies analog, mixed-signal semiconductors, and algorithms for enterprise, communication, and industrial applications.
1,001-5,000
Employees
Camarillo
Headquarters
$1.2B
Valuation
Reviews
10 reviews
3.7
10 reviews
Work-life balance
3.2
Compensation
3.8
Culture
4.1
Career
2.5
Management
2.3
65%
Recommend to a friend
Pros
Supportive and friendly coworkers/team
Good benefits and pay
Flexible work arrangements
Cons
Limited career advancement/upward mobility
Poor management and leadership direction
Heavy/overwhelming workload
Salary Ranges
41 data points
Mid/L4
Principal/L7
Senior/L5
Mid/L4 · SAP APO Business Analyst
2 reports
$92,738
total per year
Base
$80,642
Stock
-
Bonus
-
$90,850
$94,628
Interview experience
1 interviews
Difficulty
2.0
/ 5
Duration
14-28 weeks
Interview process
1
Application Review
2
HR Screen
3
Hiring Manager Interview
4
Skills Assessment
5
Offer
Common questions
Past Experience
Technical Knowledge
Attention to Detail
Data Management Skills
Culture Fit
Latest updates
Is 14.0% Fall In Semtech (SMTC) Stock A Buying Opportunity? - Trefis
Trefis
News
·
1w ago
Semtech Stock Stumbles as Hot Rally Reverses - TipRanks
TipRanks
News
·
1w ago
What is the state of RDF (and semtech in general) in 2026?
HN
·
1w ago
·
1
Semtech Drops 7.6% Amid Sector-Wide Selling - AlphaStreet
AlphaStreet
News
·
1w ago