採用
必須スキル
SystemVerilog
UVM
Verilog
VHDL
Python
Perl
IC Verification
Mixed-Signal Verification
I2C
I3C
SPI
MIPI
Location: San Diego, CA (Hybrid)
Our Team:
Semtech Corporation is a leading supplier of analog and mixed-signal semiconductors for high-end consumer, enterprise computing, communications, and industrial equipment. As our future market opportunities have increased in recent years, we have continued to invest in disruptive analog platforms and have created innovative new solutions for a wide range of leading edge products.
The Sensing Product Group located in our San Diego office has unique expertise in system level platform solutions for Sensing Products including Touch & Proximity. These are leading edge low power touch-interface solutions integrated with highly accurate ADCs for enhanced sensing performance. These ultra-small, feature-rich sensing systems are optimized for a wide range of battery-powered, portable applications such as smartphones, laptops, tablets, wearables, handheld devices and other consumer or ITA control applications.
Job Summary:
The Sr. Integrated Circuit (IC) Verification Engineer is responsible for developing and implementing verification plans for a variety of mixed-signal integrated circuit blocks and systems. The Sr. Integrated Circuit (IC) Verification Engineer will closely collaborate with system, digital & physical design, embedded firmware, analog, and cross functional teams.
The role also includes technical leadership, mentoring and supervision of junior verification engineers, pre-silicon validation, and support to silicon validation, production test and application engineers.
Responsibilities:
- Define, develop and optimize comprehensive verification plans and test strategies for digital/mixed-signal IP blocks, subsystems, and full integrated circuits. Work closely with design teams to understand micro-architecture and functional specifications. Create and maintain detailed test plans, coverage models, and verification environments. Drive coverage closure including functional, code, and assertion-based coverage. Generate technical documentation and drive verification reviews. (30%)
- Design and implement complex testbenches using System Verilog and UVM methodology. Perform block and chip-level register-transfer level (RTL), gate-level and analog/mixed-signal (AMS) verification. Develop directed test cases, constrained-random verification environments and reusable verification components. Debug complex simulation failures and identify root causes in design or verification environments. Improve verification scalability and portability from project to project by environment enhancement and tools automation. Generate and manage continuous integration, regression testing, scoreboards, monitors, and checkers. (30%)
- Interface with system, digital hardware, embedded firmware, analog and cross functional teams. (10%)
- Supervise and mentor junior verification engineers. (15%)
- Drive adoption of advanced verification methodologies, best practices and tool evaluation. (5%)
- Support silicon lab evaluation, performance characterization and debug. (5%)
- Technical support to test, product and application engineers. (5%)
Minimum Qualifications:
- 8+ years of industry experience in integrated circuit design verification (DV)
- B.S. or M.S. in Electrical or Computer Engineering
- Strong analytical, synthesis and problem solving skills
- In-depth knowledge and experience in digital IC verification for mixed-signal ICs with MCU based hardware systems (ARM, RISC-V, PIC, STM32) with memories, custom digital micro-architecture, interfaces, dedicated hardware peripherals, embedded signal processing, external IPs, and analog peripherals.
- Proficiency in System Verilog as High-level Verification Language and UVM implementation, Verilog/VHDL, scripting languages (Python, Perl), debugging capabilities, and industry leading EDA verification tools (Synopsys, Cadence, Siemens)
- Demonstration of technical leadership
- Experience with standard hardware protocols (I2C, I3C, SPI, MIPI)
- Independent, self-motivated, rigorous, innovating, team player and able to follow through
- Excellent verbal and written communication skills
Desired Qualifications
- Knowledge of system-level aspects: signal processing, mixed-signal, digital hardware, embedded firmware, analog, modelling, test and application
- Experience with analog block behavioral modelling with SV RNM/Verilog/VHDL
- Experience with consumer and/or ITA market circuit developments
The intent of this job description is to describe the major duties and responsibilities performed by incumbents of this job. Incumbents may be required to perform job-related tasks other than those specifically included in this description.
All duties and responsibilities are essential job functions and requirements and are subject to possible modification to reasonably accommodate individuals with disabilities.
We are proud to be an EEO employer M/F/D/V. We maintain a drug-free workplace.
A reasonable estimate of the pay range for this position is $130,000 - $183,206. There are several factors taken into consideration in determining base salary, including but not limited to: job-related qualifications, skills, education and experience, as well as job location and the value of other elements of an employee’s total compensation package.
#li-hybrid
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Staff Process Engineer
Dexcom · San Diego, California

Senior Digital Design Engineer
Qualcomm · San Diego, California, United States of America

Principal Electronics Engineer - Radar Engineer
Northrop Grumman · United States-California-San Diego

Senior Molding Process Engineer
Oura · Hybrid - San Diego, California; Hybrid - San Francisco, California

Sr. Staff Packaging Engineer
Qualcomm · San Diego, California, United States of America
Semtechについて

Semtech
PublicSemtech Corp supplies analog, mixed-signal semiconductors, and algorithms for enterprise, communication, and industrial applications.
1,001-5,000
従業員数
Camarillo
本社所在地
$1.2B
企業価値
レビュー
2.9
10件のレビュー
ワークライフバランス
3.8
報酬
2.5
企業文化
2.8
キャリア
3.2
経営陣
1.8
25%
友人に勧める
良い点
Great people and coworkers
Good work-life balance and remote work options
Learning opportunities and career growth potential
改善点
Poor management and leadership
Political workplace culture
Below average compensation and benefits
給与レンジ
41件のデータ
Mid/L4
Principal/L7
Senior/L5
Mid/L4 · SAP APO Business Analyst
2件のレポート
$92,738
年収総額
基本給
$80,642
ストック
-
ボーナス
-
$90,850
$94,628
面接体験
1件の面接
難易度
2.0
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
HR Screen
3
Hiring Manager Interview
4
Skills Assessment
5
Offer
よくある質問
Past Experience
Technical Knowledge
Attention to Detail
Data Management Skills
Culture Fit
ニュース&話題
Semtech, Allegro MicroSystems, and Kulicke and Soffa Shares Skyrocket, What You Need To Know - Yahoo Finance UK
Yahoo Finance UK
News
·
3d ago
Semtech (NASDAQ:SMTC) Sets New 52-Week High - What's Next? - MarketBeat
MarketBeat
News
·
4d ago
A Look at Semtech Corp (SMTC) After 3.5% Gain -- GF Value $34.71 vs Price $93.27 - GuruFocus
GuruFocus
News
·
5d ago
Why Is Semtech (SMTC) Up 13.8% Since Last Earnings Report? - Yahoo Finance Singapore
Yahoo Finance Singapore
News
·
6d ago