热门公司

Samsung
Samsung

Samsung Group is a South Korean multinational manufacturing conglomerate headquartered in the Samsung Town office complex in Seoul

STA Lead Engineer

职能工程
级别Lead级
方式现场办公
类型全职
发布2个月前
立即申请

必备技能

STA

Synthesis

Timing Closure

Low Power Design

Perl

Tcl

Position Summary Role and Responsibilities About Samsung Semiconductor India Research (SSIR)

With a wide range of industry-leading semiconductor solutions, we are enabling innovative growth in market segments in component solutions, featuring industry-leading technologies in System LSI, Memory and Foundry. Our engineers are offered a foundation to work on cutting-edge technologies such as Foundation IP Design, Mobile So Cs, Storage Solutions, AI/ML, 5G/ 6G solutions, Neural processors, Serial Interfaces, Multimedia IPs and much more.

As one of the largest R&D centers outside Korea for Samsung Electronics, we take pride in our ability to work on some of the cutting edge technologies. Our engineers get to work across diverse domains, projects, products, clients, people and countries, and conduct research in new and emerging technology areas. Innovation and creativity are highly valued at this innovation hub, as we strive towards providing high reliability; high performance and value added services that enable Samsung Electronics deliver world-class products.

Roles and Responsibilities

Looking for bright ASIC design engineer with excellent analytical and technical skills. This role provides opportunity to participate in the ASIC development, with emphasis in synthesis, timing closure, low power, place and route.

Responsibilities include:

· Oversee and mentor a team of STA engineers, ensuring timely project execution for a Chip and Subsystems

· Develop constraints, run synthesis, perform low power, timing and equivalence checks and closure

· Work closely with RTL designer, physical design, low power teams to optimize performance, area and power

· Generate, review and validate design constraints to achieve timing closure of high speed design

· Develop floor-planning and CTS guidelines for layout

· Analyze pre-layout and post-layout timing, generate Timing and Power ECOs, and work closely with layout engineers to achieve critical high speed path timing closure

· Perform in-house quality check before P&R and after P&R

· Constraint management tool and Verilog coding experience

· Mentor juniors, support periodic training sessions, work with teams across sites and cross-functional teams and lead by examples

· Improve existing process and enhance team work efficiency

Must have BSEE or MSEE in EE with 12+ years of relevant experience in the following areas:

· Must be hands-on technical expert

· Strong written and oral communication skills

· Good understanding of Deep Sub Micron topics and their associated issues

· Good Experience in Top/Block DCT/DCG based Synthesis, Equivalence checks

· Experience in leading Hard-IP/Hard Blocks/SOC timing closure with deep technical knowledge in all

· Should be able to comprehend architecture and associated limitations with respect to synthesis and STA perspective and be able to predict the schedule, amount of task and personnel involved

· Good experience with functional and test mode constraints and developing IOs and IP constraints, optimization, STA setup with associated automation, cross-talk noise/delay, STA signoff, GCA, VCLP

· Good understanding of Low Power Management and experience with its implication on synthesis and STA

· Should have ability to develop good understanding of a design and associated IPs

· Very good in understanding and defining constraints and critical high speed path timing closure working with BE teams

· Perl/Tcl scripting is required

· Good understanding of the APR flows is desired

Experience – 14 to 20 Years Qualifications

  • B.Tech/B.E/M.Tech/M.E

Disclaimer

  • Samsung Semiconductor India Research (SSIR), a division of Samsung R&D India
  • Bangalore Pvt. Ltd is dedicated to employing a diverse workforce and providing Equal Employment Opportunity to all individuals, regardless of their religion, gender, age, marital status, gender identity, status as a protected veteran, genetic information, status as a qualified individual with a disability, or any other characteristic protected by law.

Skills and Qualifications

  • Please visit Samsung membership to see Privacy Policy, which defaults according to your location. You can change Country/Language at the bottom of the page. If you are European Economic Resident, please click here.

浏览量

0

申请点击

0

Mock Apply

0

收藏

0

关于Samsung

Samsung

Samsung

Public

A technology company that engages in consumer electronics, IT and mobile communications, and device solutions.

10,001+

员工数

Seoul

总部位置

$267B

企业估值

评价

10条评价

4.0

10条评价

工作生活平衡

3.2

薪酬

3.5

企业文化

4.1

职业发展

3.0

管理层

3.4

72%

推荐率

优点

Great team culture and collaborative atmosphere

Innovative projects and learning opportunities

Good work-life balance and flexible hours

缺点

Long hours and heavy workload

High stress and tight deadlines

Fast-paced environment can be overwhelming

薪资范围

22个数据点

Senior/L5

Senior/L5 · Digital Transformation Manager

1份报告

$180,827

年薪总额

基本工资

$157,414

股票

-

奖金

-

$180,827

$180,827

面试评价

4条评价

难度

3.0

/ 5

时长

14-28周

录用率

25%

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

常见问题

Coding/Algorithm

Technical Knowledge

Behavioral/STAR

Past Experience

Culture Fit