トレンド企業

Samsung
Samsung

Samsung Group is a South Korean multinational manufacturing conglomerate headquartered in the Samsung Town office complex in Seoul

STA Lead Engineer

職種エンジニアリング
経験リード級
勤務オンサイト
雇用正社員
掲載2ヶ月前
応募する

必須スキル

STA

Synthesis

Timing Closure

Low Power Design

Perl

Tcl

Position Summary Role and Responsibilities About Samsung Semiconductor India Research (SSIR)

With a wide range of industry-leading semiconductor solutions, we are enabling innovative growth in market segments in component solutions, featuring industry-leading technologies in System LSI, Memory and Foundry. Our engineers are offered a foundation to work on cutting-edge technologies such as Foundation IP Design, Mobile So Cs, Storage Solutions, AI/ML, 5G/ 6G solutions, Neural processors, Serial Interfaces, Multimedia IPs and much more.

As one of the largest R&D centers outside Korea for Samsung Electronics, we take pride in our ability to work on some of the cutting edge technologies. Our engineers get to work across diverse domains, projects, products, clients, people and countries, and conduct research in new and emerging technology areas. Innovation and creativity are highly valued at this innovation hub, as we strive towards providing high reliability; high performance and value added services that enable Samsung Electronics deliver world-class products.

Roles and Responsibilities

Looking for bright ASIC design engineer with excellent analytical and technical skills. This role provides opportunity to participate in the ASIC development, with emphasis in synthesis, timing closure, low power, place and route.

Responsibilities include:

· Oversee and mentor a team of STA engineers, ensuring timely project execution for a Chip and Subsystems

· Develop constraints, run synthesis, perform low power, timing and equivalence checks and closure

· Work closely with RTL designer, physical design, low power teams to optimize performance, area and power

· Generate, review and validate design constraints to achieve timing closure of high speed design

· Develop floor-planning and CTS guidelines for layout

· Analyze pre-layout and post-layout timing, generate Timing and Power ECOs, and work closely with layout engineers to achieve critical high speed path timing closure

· Perform in-house quality check before P&R and after P&R

· Constraint management tool and Verilog coding experience

· Mentor juniors, support periodic training sessions, work with teams across sites and cross-functional teams and lead by examples

· Improve existing process and enhance team work efficiency

Must have BSEE or MSEE in EE with 12+ years of relevant experience in the following areas:

· Must be hands-on technical expert

· Strong written and oral communication skills

· Good understanding of Deep Sub Micron topics and their associated issues

· Good Experience in Top/Block DCT/DCG based Synthesis, Equivalence checks

· Experience in leading Hard-IP/Hard Blocks/SOC timing closure with deep technical knowledge in all

· Should be able to comprehend architecture and associated limitations with respect to synthesis and STA perspective and be able to predict the schedule, amount of task and personnel involved

· Good experience with functional and test mode constraints and developing IOs and IP constraints, optimization, STA setup with associated automation, cross-talk noise/delay, STA signoff, GCA, VCLP

· Good understanding of Low Power Management and experience with its implication on synthesis and STA

· Should have ability to develop good understanding of a design and associated IPs

· Very good in understanding and defining constraints and critical high speed path timing closure working with BE teams

· Perl/Tcl scripting is required

· Good understanding of the APR flows is desired

Experience – 14 to 20 Years Qualifications

  • B.Tech/B.E/M.Tech/M.E

Disclaimer

  • Samsung Semiconductor India Research (SSIR), a division of Samsung R&D India
  • Bangalore Pvt. Ltd is dedicated to employing a diverse workforce and providing Equal Employment Opportunity to all individuals, regardless of their religion, gender, age, marital status, gender identity, status as a protected veteran, genetic information, status as a qualified individual with a disability, or any other characteristic protected by law.

Skills and Qualifications

  • Please visit Samsung membership to see Privacy Policy, which defaults according to your location. You can change Country/Language at the bottom of the page. If you are European Economic Resident, please click here.

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Samsungについて

Samsung

Samsung

Public

A technology company that engages in consumer electronics, IT and mobile communications, and device solutions.

10,001+

従業員数

Seoul

本社所在地

$267B

企業価値

レビュー

10件のレビュー

4.0

10件のレビュー

ワークライフバランス

3.2

報酬

3.5

企業文化

4.1

キャリア

3.0

経営陣

3.4

72%

知人への推奨率

良い点

Great team culture and collaborative atmosphere

Innovative projects and learning opportunities

Good work-life balance and flexible hours

改善点

Long hours and heavy workload

High stress and tight deadlines

Fast-paced environment can be overwhelming

給与レンジ

22件のデータ

Senior/L5

Senior/L5 · Digital Transformation Manager

1件のレポート

$180,827

年収総額

基本給

$157,414

ストック

-

ボーナス

-

$180,827

$180,827

面接レビュー

レビュー4件

難易度

3.0

/ 5

期間

14-28週間

内定率

25%

面接プロセス

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

Technical Knowledge

Behavioral/STAR

Past Experience

Culture Fit