
Inventing the technologies the world loves.
3DIC Yield Engineer, Sr. Staff
Company:
Qualcomm Semiconductor Limited:
Job Area:
Engineering Group, Engineering Group > ASICS Engineering
General Summary:
Location: Hsinchu, Taiwan (Onsite, 5 days/week)
Must have keywords: 3DIC, Yield Analytics
Nice to have keywords: DRAM, Diagnostics, ML/AI
We are seeking a highly skilled Diagnostics Analytics Engineer to advance data-driven yield learning for advanced 2.5D and 3DIC products. The role involves interpreting a wide range of diagnostic data, including memory bitmaps, scan diagnosis results, TSV and interposer test outputs, and packaging-related failure signatures, to identify patterns and pinpoint likely root causes. A key responsibility is integrating heterogeneous 3DIC test data across wafer, module, and stacked configurations to build clear, actionable insights that guide yield improvement. Experience applying AI-assisted analysis and solutions is a plus.
Key Responsibilities:Diagnostics Data Analysis
- Analyze large-scale fail data from wafer sort, final test, and module/stack testing to identify systematic and parametric failure trends.
- Interpret memory bitmap diagnostic data across SRAM, embedded DRAM, and stacked DRAM; classify fail modes and correlate with known defect signatures.
- Evaluate TSV/interposer failures, continuity test results, and 3D stack test patterns to detect systematic issues across layers.
- Analyze scan and ATPG diagnosis output, perform clustering of suspected root causes, and support defect mechanism narrowing.
Yield Learning & Correlation
- Correlate diagnostic results with layout, process, fab metadata, packaging steps, and environmental stress factors.
- Identify high-impact failure mechanisms and quantify their impact on yield, DPPM, and reliability.
- Build structured workflows for correlating memory repair data, redundancy usage patterns, and defect densities across multiple lots or product families.
- Provide clear summaries that accelerate root-cause identification for silicon, assembly, and test teams.
Workflow, Tooling, and Automation
- Develop and maintain scripts, dashboards, or utilities to automate analysis of diagnostic results.
- Work closely with internal software teams to improve data pipelines for memory bitmaps, scan diagnosis, and 3DIC test logs.
- Use statistical techniques and selective AI/ML methods where they enhance signal extraction, clustering, or anomaly detection.
- Ensure analysis workflows scale across product ramps and large data volumes.
Cross-Functional Collaboration
- Partner with test engineering, DFT, process technology, packaging, and FA teams to interpret diagnostic data and validate hypotheses.
- Deliver clear visualizations and reports to guide decision-making for yield improvement.
- Participate in cross-functional deep dives on systematic failure mechanisms and propose data-supported next steps.
Minimum Qualifications:
- Bachelor's degree in Science, Engineering, or related field and 6+ years of ASIC design, verification, validation, integration, or related work experience. OR
Master's degree in Science, Engineering, or related field and 5+ years of ASIC design, verification, validation, integration, or related work experience.
OR
PhD in Science, Engineering, or related field and 4+ years of ASIC design, verification, validation, integration, or related work experience.
Preferred Qualifications:
- Master’s or Ph.D. in Electrical Engineering, Computer Engineering, Data Science, or related field.
- Extensive experience in yield analysis, including advanced 2.5D, 3DIC, and DRAM products.
- Strong understanding of semiconductor test results analysis, silicon debug, or memory diagnostics, and scan diagnostics.
- Proficiency in Python or equivalent languages for data analysis and automation.
- Ability to interpret complex test datasets and extract meaningful diagnostic signals.
- Strong English communication skills with ability to present technical conclusions clearly.
Preferred Skills:
- Experience with memory bitmap analysis, memory fail-mode classification, and BIST/BIRA repair data interpretation.
- Familiarity with layout correlation workflows and root-cause narrowing using design/process metadata.
- Understanding of TSV/interposer failure signatures and 3DIC test flows.
- Ability to apply statistical techniques or light ML methods for clustering or anomaly detection.
Applicants: Qualcomm is an equal opportunity employer. If you are an individual with a disability and need an accommodation during the application/hiring process, rest assured that Qualcomm is committed to providing an accessible process. You may e-mail disability-accomodations@qualcomm.com or call Qualcomm's toll-free number found here. Upon request, Qualcomm will provide reasonable accommodations to support individuals with disabilities to be able participate in the hiring process. Qualcomm is also committed to making our workplace accessible for individuals with disabilities. (Keep in mind that this email address is used to provide reasonable accommodations for individuals with disabilities. We will not respond here to requests for updates on applications or resume inquiries).
Qualcomm expects its employees to abide by all applicable policies and procedures, including but not limited to security and other requirements regarding protection of Company confidential information and other confidential and/or proprietary information, to the extent those requirements are permissible under applicable law.
To all Staffing and Recruiting Agencies: Our Careers Site is only for individuals seeking a job at Qualcomm. Staffing and recruiting agencies and individuals being represented by an agency are not authorized to use this site or to submit profiles, applications or resumes, and any such submissions will be considered unsolicited. Qualcomm does not accept unsolicited resumes or applications from agencies. Please do not forward resumes to our jobs alias, Qualcomm employees or any other company location. Qualcomm is not responsible for any fees related to unsolicited resumes/applications.
If you would like more information about this role, please contact Qualcomm Careers.
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人

Senior Principal Systems Development Engineer
Dell · Taipei, Taiwan

Senior Hardware Development Engineer, Test
Waymo · Hsinchu City, Taiwan; Taipei City, Taipei City, Taiwan

Senior Thermal Design Engineer
Microsoft · Taiwan, Taipei City, Taipei

SR ENGINEER, PACKAGE PRE STACKING
Micron · Taichung - Fab 16, Taiwan
Qualcommについて

Qualcomm
PublicInventing the technologies the world loves.
10,001+
従業員数
San Diego
本社所在地
$136B
企業価値
レビュー
3件のレビュー
3.0
3件のレビュー
ワークライフバランス
3.0
報酬
2.0
企業文化
2.5
キャリア
3.5
経営陣
2.0
45%
知人への推奨率
良い点
Opportunity to work at reputable company
Interesting work and new skill development
Strong brand name recognition
改善点
Low compensation compared to market rates
Poor communication from employees
No benefits provided
給与レンジ
21件のデータ
Junior/L3
Junior/L3 · Data Scientist
0件のレポート
$196,000
年収総額
基本給
$150,000
ストック
$33,000
ボーナス
$13,000
$166,600
$225,400
面接レビュー
レビュー8件
難易度
2.8
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
Technical Knowledge
System Design
Behavioral/STAR
Past Experience
最新情報
Narwhal Capital Management Sells 13,601 Shares of Qualcomm Incorporated $QCOM - MarketBeat
MarketBeat
News
·
1w ago
Intel, Qualcomm Alert: Analyst Says Some Chip Stocks Are 'Living In A Bad Neighborhood' - Benzinga
Benzinga
News
·
1w ago
Why Qualcomm Is Set To Disrupt The AI Market (NASDAQ:QCOM) - Seeking Alpha
Seeking Alpha
News
·
1w ago
Tesla, Qualcomm, Apple, Domino’s Pizza, Micron, Sandisk, Meta, Organon, Avis, and More Stock Movers - Barron's
Barron's
News
·
1w ago