
Inventing the technologies the world loves.
DMA designer, up to Staff
必須スキル
Python
Company:
Qualcomm Semiconductor Limited:
Job Area:
Engineering Group, Engineering Group > ASICS Engineering
General Summary:
We are seeking a seasoned ISP / Video DRAM Access & Arbitration Design Engineer to join our SoC design team. In this role, you will architect and develop end to end DRAM access pipelines, arbitration mechanisms, bandwidth governance strategies, and QoS frameworks that enable high performance image and video processing in advanced semiconductor products. You will help define micro architecture, traffic models, simulation methodology, and performance KPIs that ensure predictable latency, robust throughput, and efficient DRAM utilization under complex multi stream workloads.You will collaborate closely with ISP/Video architects, NoC/interconnect teams, memory controller designers, performance modeling engineers, firmware developers, and verification teams to deliver highly scalable DRAM access solutions supporting camera pipelines, multi frame HDR, noise reduction, rotation, video encode/decode, and concurrent multimedia workloads.
This position requires strong technical depth in multimedia traffic behavior and memory system architecture, coupled with hands on design expertise to translate diverse performance and QoS requirements into efficient, production ready hardware and policies.
Responsibilities:
- Architect DRAM access pipelines for ISP and Video workloads, including read/write scheduling, burst shaping, buffering, and scalable support for high resolution and multi stream scenarios.2. Design and optimize arbitration and QoS mechanisms—such as priority based, aging, credit/token based, fairness, and deadline/urgency policies—to ensure deterministic latency for real time imaging and video paths.
- Develop performance and traffic models (C/C++/SystemC/Python) to analyze DRAM bandwidth, latency, utilization, and to evaluate arbitration and QoS strategies across representative workloads.
- Collaborate cross functionally with ISP/Video architecture, NoC/interconnect, and memory controller teams to align system level dataflows, bandwidth budgets, and runtime QoS requirements.
- Support verification and post silicon validation, including DRAM trace analysis, bandwidth/latency profiling, QoS tuning, issue debug, and preparation of architecture/performance documentation.
Minimum Qualifications:
- Master’s degree in Electrical Engineering, Computer Engineering, Computer Science, or related field.
- Strong understanding of DRAM systems (LPDDR4/5), memory controller scheduling, row/bank/refresh behavior, and SoC memory hierarchy.
- Solid knowledge of ISP and Video dataflow patterns, including RAW/YUV access, multi frame fusion, motion/ME pipelines, and video reference frame behavior.
- Proficiency in RTL micro architecture, performance analysis, and modeling using System Verilog, SystemC, C++, and/or Python.
- Experience analyzing bandwidth, latency, utilization, and backpressure effects in complex SoC environments.
- Demonstrated ability to drive designs from concept through modeling, implementation, and silicon validation.
Preferred Qualifications:
- Experience with DRAM access design for ISP or video pipelines such as HDR, noise reduction, rotation/warp, or video encoder/decoder flows.
- Background in NoC/MC arbitration, QoS tuning, bandwidth shaping, and pre silicon performance modeling.
- Familiarity with multi subsystem concurrency across camera, video, display, CPU/GPU/AI pipelines and system level bandwidth planning.
- Experience with post silicon performance profiling, QoS analysis, and DRAM trace based debugging.
- Strong cross team communication skills and the ability to work across ISP/Video/Display/ML architecture groups.
Minimum Qualifications:
- Bachelor's degree in Science, Engineering, or related field and 2+ years of ASIC design, verification, validation, integration, or related work experience. OR
Master's degree in Science, Engineering, or related field and 1+ year of ASIC design, verification, validation, integration, or related work experience.
OR
PhD in Science, Engineering, or related field.
Applicants: Qualcomm is an equal opportunity employer. If you are an individual with a disability and need an accommodation during the application/hiring process, rest assured that Qualcomm is committed to providing an accessible process. You may e-mail disability-accomodations@qualcomm.com or call Qualcomm's toll-free number found here. Upon request, Qualcomm will provide reasonable accommodations to support individuals with disabilities to be able participate in the hiring process. Qualcomm is also committed to making our workplace accessible for individuals with disabilities. (Keep in mind that this email address is used to provide reasonable accommodations for individuals with disabilities. We will not respond here to requests for updates on applications or resume inquiries).
Qualcomm expects its employees to abide by all applicable policies and procedures, including but not limited to security and other requirements regarding protection of Company confidential information and other confidential and/or proprietary information, to the extent those requirements are permissible under applicable law.
To all Staffing and Recruiting Agencies: Our Careers Site is only for individuals seeking a job at Qualcomm. Staffing and recruiting agencies and individuals being represented by an agency are not authorized to use this site or to submit profiles, applications or resumes, and any such submissions will be considered unsolicited. Qualcomm does not accept unsolicited resumes or applications from agencies. Please do not forward resumes to our jobs alias, Qualcomm employees or any other company location. Qualcomm is not responsible for any fees related to unsolicited resumes/applications.
If you would like more information about this role, please contact Qualcomm Careers.
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人

Junior Structural Packaging Designer - Taiwan
Verkada · Taipei, Taiwan

Memory Design Engineer - 1
Cisco · Zhubei, Taiwan

Memory circuit design engineer - 3.
Cisco · Zhubei, Taiwan

Product Design Mechanical Engineer (Taiwan)
Verkada · Taipei, Taiwan

Analog IC Design Intern - Master's Degree
Marvell · Hsinchu City
Qualcommについて

Qualcomm
PublicInventing the technologies the world loves.
10,001+
従業員数
San Diego
本社所在地
$136B
企業価値
レビュー
3件のレビュー
3.0
3件のレビュー
ワークライフバランス
3.0
報酬
2.0
企業文化
2.5
キャリア
3.5
経営陣
2.0
45%
知人への推奨率
良い点
Opportunity to work at reputable company
Interesting work and new skill development
Strong brand name recognition
改善点
Low compensation compared to market rates
Poor communication from employees
No benefits provided
給与レンジ
21件のデータ
Mid/L4
Mid/L4 · Analog Mixed Signal Design Engineer
4件のレポート
$155,284
年収総額
基本給
$119,434
ストック
-
ボーナス
-
$155,284
$155,284
面接レビュー
レビュー8件
難易度
2.8
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
Technical Knowledge
System Design
Behavioral/STAR
Past Experience
最新情報
Narwhal Capital Management Sells 13,601 Shares of Qualcomm Incorporated $QCOM - MarketBeat
MarketBeat
News
·
1w ago
Intel, Qualcomm Alert: Analyst Says Some Chip Stocks Are 'Living In A Bad Neighborhood' - Benzinga
Benzinga
News
·
1w ago
Why Qualcomm Is Set To Disrupt The AI Market (NASDAQ:QCOM) - Seeking Alpha
Seeking Alpha
News
·
1w ago
Tesla, Qualcomm, Apple, Domino’s Pizza, Micron, Sandisk, Meta, Organon, Avis, and More Stock Movers - Barron's
Barron's
News
·
1w ago