채용
Overview:
Expect experienced Senior STA Engineer to join our IC design team. This role will lead timing signoff activities for complex SoC projects, ensuring robust timing closure across multiple process, voltage, and temperature corners. Will collaborate closely with front‑end and back‑end design teams to drive high‑quality, high‑performance chip implementation.
Key Responsibilities:
- Own full‑chip static timing analysis and signoff for advanced‑node SoC designs.
- Develop and maintain STA constraints (SDC) and timing methodologies.
- Perform block‑level and top‑level timing analysis, debug violations, and guide design teams toward closure.
- Work with RTL, synthesis, and physical design teams to resolve setup/hold, clock skew, noise, and transition issues.
- Optimize timing through constraint refinement, logic restructuring suggestions, ECO guidance, and physical optimization feedback.
- Analyze and validate timing models, including Liberty (.lib), SPEF, and SDF.
- Support timing‑related signoff flows, including OCV/AOCV/POCV, crosstalk analysis, and MCMM timing closure.
- Provide technical leadership in methodology development, tool evaluation, and flow automation.
- Collaborate with cross‑functional teams (DFT, power, architecture) to ensure consistent timing across all design modes and corners.
- Mentor junior engineers on STA fundamentals, flow usage, and debugging techniques.
Qualifications:
-
Master’s degree in Electrical Engineering, Computer Engineering, or related field.
-
Strong English communication skills, including the ability to collaborate effectively with global teams and clearly articulate technical issues in English.
-
5+ years of hands‑on STA experience in SoC development.
-
Strong proficiency with industry-standard STA tools (e.g., Synopsys Prime Time, Cadence Tempus).
-
Solid understanding of timing concepts such as OCV/AOCV/POCV, clock tree synthesis, crosstalk, IP timing integration, and MCMM flows.
-
Familiarity with synthesis, place-and-route, and ECO flows.
-
Expertise with SDC constraints and timing debugging.
-
Strong scripting skills in Tcl, Perl, Python, or Shell.
-
Excellent problem‑solving abilities and communication skills.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고
NXP Semiconductors 소개
NXP Semiconductors
PublicNXP Semiconductors produces secure connectivity solutions for embedded applications.
10,001+
직원 수
Eindhoven
본사 위치
$45B
기업 가치
리뷰
3.7
10개 리뷰
워라밸
3.8
보상
4.0
문화
4.2
커리어
3.2
경영진
3.0
72%
친구에게 추천
장점
Supportive management and colleagues
Good work-life balance and flexible hours
Innovation and interesting technology projects
단점
Limited career advancement and training opportunities
Management communication and organization issues
Heavy workload and long hours during deadlines
연봉 정보
227개 데이터
Junior/L3
L3
Intern
Junior/L3 · Data Scientist
0개 리포트
$114,000
총 연봉
기본급
$99,000
주식
-
보너스
$15,000
$96,900
$131,100
면접 경험
42개 면접
난이도
3.1
/ 5
소요 기간
14-28주
합격률
33%
경험
긍정 69%
보통 13%
부정 18%
면접 과정
1
Phone Screen
2
Technical Interview
3
Hiring Manager
4
Team Fit
자주 나오는 질문
Technical skills
Past experience
Team collaboration
Problem solving
뉴스 & 버즈
NXP Semiconductors (NASDAQ:NXPI) Rating Lowered to "Strong Sell" at Mizuho - MarketBeat
MarketBeat
News
·
4d ago
Mizuho downgrades NXP Semiconductors stock on auto exposure - Investing.com
Investing.com
News
·
5d ago
Mizuho Securities Maintains NXP Semiconductors(NXPI.US) With Sell Rating, Maintains Target Price $188 - Moomoo
Moomoo
News
·
5d ago
This NXP Semiconductors Analyst Turns Bearish; Here Are Top 5 Downgrades For Friday - Benzinga
Benzinga
News
·
5d ago



