採用
Overview:
Expect experienced Senior STA Engineer to join our IC design team. This role will lead timing signoff activities for complex SoC projects, ensuring robust timing closure across multiple process, voltage, and temperature corners. Will collaborate closely with front‑end and back‑end design teams to drive high‑quality, high‑performance chip implementation.
Key Responsibilities:
- Own full‑chip static timing analysis and signoff for advanced‑node SoC designs.
- Develop and maintain STA constraints (SDC) and timing methodologies.
- Perform block‑level and top‑level timing analysis, debug violations, and guide design teams toward closure.
- Work with RTL, synthesis, and physical design teams to resolve setup/hold, clock skew, noise, and transition issues.
- Optimize timing through constraint refinement, logic restructuring suggestions, ECO guidance, and physical optimization feedback.
- Analyze and validate timing models, including Liberty (.lib), SPEF, and SDF.
- Support timing‑related signoff flows, including OCV/AOCV/POCV, crosstalk analysis, and MCMM timing closure.
- Provide technical leadership in methodology development, tool evaluation, and flow automation.
- Collaborate with cross‑functional teams (DFT, power, architecture) to ensure consistent timing across all design modes and corners.
- Mentor junior engineers on STA fundamentals, flow usage, and debugging techniques.
Qualifications:
-
Master’s degree in Electrical Engineering, Computer Engineering, or related field.
-
Strong English communication skills, including the ability to collaborate effectively with global teams and clearly articulate technical issues in English.
-
5+ years of hands‑on STA experience in SoC development.
-
Strong proficiency with industry-standard STA tools (e.g., Synopsys Prime Time, Cadence Tempus).
-
Solid understanding of timing concepts such as OCV/AOCV/POCV, clock tree synthesis, crosstalk, IP timing integration, and MCMM flows.
-
Familiarity with synthesis, place-and-route, and ECO flows.
-
Expertise with SDC constraints and timing debugging.
-
Strong scripting skills in Tcl, Perl, Python, or Shell.
-
Excellent problem‑solving abilities and communication skills.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人
NXP Semiconductorsについて
NXP Semiconductors
PublicNXP Semiconductors produces secure connectivity solutions for embedded applications.
10,001+
従業員数
Eindhoven
本社所在地
$45B
企業価値
レビュー
3.7
10件のレビュー
ワークライフバランス
3.8
報酬
4.0
企業文化
4.2
キャリア
3.2
経営陣
3.0
72%
友人に勧める
良い点
Supportive management and colleagues
Good work-life balance and flexible hours
Innovation and interesting technology projects
改善点
Limited career advancement and training opportunities
Management communication and organization issues
Heavy workload and long hours during deadlines
給与レンジ
227件のデータ
Junior/L3
L3
Intern
Junior/L3 · Data Scientist
0件のレポート
$114,000
年収総額
基本給
$99,000
ストック
-
ボーナス
$15,000
$96,900
$131,100
面接体験
42件の面接
難易度
3.1
/ 5
期間
14-28週間
内定率
33%
体験
ポジティブ 69%
普通 13%
ネガティブ 18%
面接プロセス
1
Phone Screen
2
Technical Interview
3
Hiring Manager
4
Team Fit
よくある質問
Technical skills
Past experience
Team collaboration
Problem solving
ニュース&話題
NXP Semiconductors (NASDAQ:NXPI) Rating Lowered to "Strong Sell" at Mizuho - MarketBeat
MarketBeat
News
·
4d ago
Mizuho downgrades NXP Semiconductors stock on auto exposure - Investing.com
Investing.com
News
·
5d ago
Mizuho Securities Maintains NXP Semiconductors(NXPI.US) With Sell Rating, Maintains Target Price $188 - Moomoo
Moomoo
News
·
5d ago
This NXP Semiconductors Analyst Turns Bearish; Here Are Top 5 Downgrades For Friday - Benzinga
Benzinga
News
·
5d ago



