refresh

트렌딩 기업

트렌딩 기업

채용

채용NXP Semiconductors

Director of Engineering – ASIC Design

NXP Semiconductors

Director of Engineering – ASIC Design

NXP Semiconductors

Hyderabad

·

On-site

·

Full-time

·

2mo ago

필수 스킬

Verilog

SystemVerilog

Microarchitecture

SoC design

RTL design

Design verification

Timing analysis

Power analysis

Python

Perl

TCL

Leadership

Role Summary

We are seeking a highly accomplished Director of Engineering to lead** front-end design** of advanced So Cs, sub-systems optimized for AI inference, networking, and edge compute workloads.

This role requires a strong blend of hands-on technical depth,system-level thinking, and people leadership, driving silicon from concept through RTL, verification, physical design collaboration, and silicon bring-up—while optimizing performance, power, and efficiency.

Key Responsibilities

Microarchitecture Design

  • Define and implement hardware architectures and micro-architectures optimized for AI inference performance, power efficiency, and scalability.
  • Drive architectural trade-off analysis across compute, memory, interconnect, and I/O subsystems.
  • Collaborate with system and software teams to align hardware architecture with AI workloads and inference use cases.

RTL Design & SoC / IP Integration

  • Lead development and integration of RTL components using Verilog/System Verilog for IPs, sub-systems, and full So Cs.
  • Oversee integration of internal and third-party IPs (ARM, RISC-V, PCIe, UCIe, USB, NoC, memory, AI accelerators).
  • Ensure delivery of QC-clean RTL (Lint, CDC/RDC, UPF compliant) to backend teams.

Functional Verification & Design Quality

  • Guide and review verification strategy, including testbench architecture, assertions, and coverage closure.
  • Collaborate with verification teams on simulation-based, formal, and system-level verification.
  • Ensure design robustness through early bug discovery and cross-functional debug.

People & Organizational Leadership

  • Build, mentor, and lead high-performing teams across, RTL, and integration.
  • Drive performance management, coaching, hiring, and technical career growth.
  • Foster a culture of engineering excellence, accountability, and innovation.

Physical Design Collaboration & Silicon Readiness

  • Partner closely with physical design teams on synthesis, timing closure, congestion, and power optimization.
  • Provide front-end guidance for floorplan-aware RTL, clocking strategies, and low-power techniques.
  • Support backend sign-off and silicon bring-up, ensuring first-silicon success.

Program Execution & Delivery

  • Manage schedules, dependencies, and risks across global cross-functional teams.
  • Deliver programs with high quality, predictable execution, and aggressive timelines.

Required Qualifications

Experience

  • 15 years of experience in ASIC front-end design and SoC architecture.
  • Proven delivery of complex So Cs / AI accelerators in production silicon.
  • Strong background in architecture, RTL, verification, timing, power, and silicon bring-up.

Technical Skills

  • Verilog / System Verilog, microarchitecture
  • SoC/IP integration
  • Performance and power modeling methodologies
  • ASIC sign-off flows: Lint, CDC/RDC, STA, power analysis
  • Low-power design: clock gating, power gating, DVFS
  • Scripting: Python, Perl, TCL

Leadership Skills

  • Strong system-level thinking and technical decision-making
  • Ability to influence across organizations and geographies
  • Excellent communication with executive and technical stakeholders
  • Proven mentoring and team-building capability

More information about NXP in India...

총 조회수

0

총 지원 클릭 수

0

모의 지원자 수

0

스크랩

0

NXP Semiconductors 소개

NXP Semiconductors

NXP Semiconductors produces secure connectivity solutions for embedded applications.

10,001+

직원 수

Eindhoven

본사 위치

$45B

기업 가치

리뷰

3.7

10개 리뷰

워라밸

3.8

보상

4.0

문화

4.2

커리어

3.2

경영진

3.0

72%

친구에게 추천

장점

Supportive management and colleagues

Good work-life balance and flexible hours

Innovation and interesting technology projects

단점

Limited career advancement and training opportunities

Management communication and organization issues

Heavy workload and long hours during deadlines

연봉 정보

227개 데이터

Junior/L3

L3

Intern

Junior/L3 · Data Scientist

0개 리포트

$114,000

총 연봉

기본급

$99,000

주식

-

보너스

$15,000

$96,900

$131,100

면접 경험

42개 면접

난이도

3.1

/ 5

소요 기간

14-28주

합격률

33%

경험

긍정 69%

보통 13%

부정 18%

면접 과정

1

Phone Screen

2

Technical Interview

3

Hiring Manager

4

Team Fit

자주 나오는 질문

Technical skills

Past experience

Team collaboration

Problem solving