refresh

トレンド企業

トレンド企業

採用

求人NXP Semiconductors

Senior Principle Engineer - SoC Design Verification

NXP Semiconductors

Senior Principle Engineer - SoC Design Verification

NXP Semiconductors

Pune

·

On-site

·

Full-time

·

1d ago

Job Title:

Senior Principal Design Verification (DV) Engineer

Location:

Pune, India

Role Overview

We are seeking a highly experienced Senior Principal Design Verification (DV) Engineer with12+ years of hands-on expertise to lead verification strategy and execution for complex System-on-Chip (SoC) designs.

The ideal candidate will possess deep technical knowledge of ARM-based microcontrollers,low‑power design verification, and extensive experience verifying multiple interfaces and security IPs. This is a senior, hands-on technical leadership role requiring strong collaboration, mentorship, and the ability to drive verification closure in a fast-paced environment.

Key Responsibilities

Verification Strategy & Leadership

  • Define and own SoC-level and IP-level verification strategy, methodology, and coverage goals.
  • Drive design verification (DV) closure across diverse IPs and subsystems, ensuring maximum quality and coverage.
  • Ensure compliance with functional safety and security requirements.
  • Guide the team in developing and improving verification flows for maximum reuse and efficiency.
  • Mentor junior and senior DV engineers while closely collaborating with design teams for issue resolution and sign-off.

Hands-On Verification Execution

  • Execute verification plans aligned with product specifications and architectural requirements.
  • Develop, debug, and run UVM-based verification environments for RTL and netlist simulations.
  • Create and maintain test cases, stimulus, and assertions within the chosen verification framework.
  • Run simulations and debug test cases across multiple design models:
  • RTL
  • Power-aware RTL
  • Gate-level
  • FPGA prototypes
  • Emulation platforms
  • Perform regression runs and analyze code and functional coverage to ensure verification completeness.
  • Work effectively in both SoC-level and IP-level verification environments.

Required Qualifications

Experience

  • 12+ years of experience in SoC/IP design verification.
  • Proven track record of successful tape-outs of multiple So Cs.

Technical Skills

  • Strong expertise in ARM-based microcontrollers and SoC-level verification.
  • Proficiency in System Verilog, UVM, and constrained-random verification methodologies.
  • Hands-on experience with industry-standard EDA tools:
  • Synopsys VCS
  • Cadence Xcelium
  • Mentor Graphics Questa
  • Experience with low-power verification using UPF.
  • Exposure to gate-level simulations and power-aware simulations.
  • Strong knowledge of **System Verilog Assertions (SVA)**and functional coverage.
  • Verification experience with standard interfaces, including:
  • SPI, I²C, UART
  • USB, PCIe, Ethernet, eSPI
  • Knowledge of Flash memory and security IPs (crypto engines and security subsystems) is a plus.
  • Familiarity with common Analog IPs used in microcontroller designs:
  • ADC, DAC, PLLs

Soft Skills

  • Comfortable working in a fast-paced, dynamic environment.
  • Strong team player with excellent communication and collaboration skills.
  • Ability to mentor team members and influence cross-functional stakeholders.

More information about NXP in India...

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

NXP Semiconductorsについて

NXP Semiconductors

NXP Semiconductors produces secure connectivity solutions for embedded applications.

10,001+

従業員数

Eindhoven

本社所在地

$45B

企業価値

レビュー

3.7

10件のレビュー

ワークライフバランス

3.5

報酬

4.0

企業文化

3.8

キャリア

3.2

経営陣

3.0

72%

友人に勧める

良い点

Supportive management and colleagues

Innovation and interesting technology

Good work-life balance and flexible hours

改善点

Management issues and poor communication

Limited career advancement and training

Heavy workload and long hours

給与レンジ

227件のデータ

Junior/L3

L3

Intern

Junior/L3 · Data Scientist

0件のレポート

$114,000

年収総額

基本給

$99,000

ストック

-

ボーナス

$15,000

$96,900

$131,100

面接体験

42件の面接

難易度

3.1

/ 5

期間

14-28週間

内定率

33%

体験

ポジティブ 69%

普通 13%

ネガティブ 18%

面接プロセス

1

Phone Screen

2

Technical Interview

3

Hiring Manager

4

Team Fit

よくある質問

Technical skills

Past experience

Team collaboration

Problem solving