Leading company in the semiconductor industry
Principal Physical Design Engineer
必須スキル
Python
Job Summary:
We are seeking a highly experienced Principal PD Engineer for iMCU & Connectivity to lead and contribute to the physical design and implementation of complex, high-performance semiconductor integrated circuits. This role involves driving technical solutions, mentoring junior engineers, and ensuring the timely delivery of cutting-edge products within NXP's diverse portfolio.
Job Responsibilities As a Principal PD Engineer, your responsibilities will include but are not limited to:
- Will be responsible for floor planning, power grid design, place and route, low power implementation, clock tree synthesis, timing closure, power/signal integrity analysis, to physical verification (DRC/LVS/Antenna).
The role would involve in-depth knowledge and responsibilities spanning all aspects of physical implementation.
-
Drive the definition and implementation of physical design methodologies, flows, and best practices to optimize performance, power, and area.
-
Perform comprehensive static timing analysis (STA) and ensure all timing constraints are met across various corners and modes.
-
Conduct power integrity (IR drop) and signal integrity (Crosstalk) analysis and implement solutions to mitigate issues.
-
Oversee and perform design rule checking (DRC), layout versus schematic (LVS), and other physical verification steps to ensure tape-out readiness.
-
Collaborate closely with architecture, RTL design, DFT, and package teams to ensure seamless integration and successful product delivery.
-
Mentor and provide technical guidance to junior and senior physical design engineers, fostering a culture of continuous learning and excellence.
-
Evaluate and adopt new EDA tools and technologies to improve design efficiency and quality.
-
Job Qualifications
-
Bachelor's degree with 12+ years of professional experience or Master's degree with 10+ years of professional experience.
Working knowledge on advance tech nodes 16ff and below is highly desirable.
Extensive knowledge and experience in back-end implementation tasks such as (timing & power), synthesis, low power implementation, power analysis, equivalence checking and STA.
-
Experience at top-level will be added advantage.
-
Expert-level proficiency with industry-standard EDA tools for physical design (e.g., Cadence Innovus, Synopsys Fusion Compiler/ICC2, Ansys Red Hawk/PowerSI).
-
Deep understanding of Static Timing Analysis (STA) concepts, sign-off criteria, and tools (e.g., Synopsys Prime Time).
-
Strong knowledge of power analysis and optimization techniques (e.g., UPF/CPF, clock gating, power intent).
-
Proven experience with physical verification tools (e.g., Synopsys IC Validator, Cadence Pegasus/PVS, Mentor Calibre).
-
Solid understanding of semiconductor device physics, process technology effects, and DFM/DFY considerations.
-
Proficiency in scripting languages (e.g., Tcl, Python, Perl) for automation of design flows and analysis.
-
Excellent problem-solving, analytical, and debugging skills.
-
Strong communication and interpersonal skills, with the ability to effectively collaborate with cross-functional teams and mentor other engineers.
-
Ability to work independently and take ownership of critical design aspects.
-
xperience.
More information about NXP in India...
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人

Senior Physical Design Engineer
NVIDIA · US

Senior Physical Design Engineer
Cisco · Bangalore, India

Senior ASIC Engineer, Power Integrity
NVIDIA · India, Bengaluru

Senior Engineer - ASIC Verification
Ericsson · Bangalore,Karnataka,India

Sr Lead/Staff/Senior Staff CPU Physical Design Engineer
Qualcomm · Noida, Uttar Pradesh, India
NXP Semiconductorsについて
NXP Semiconductors
PublicNXP Semiconductors produces secure connectivity solutions for embedded applications.
10,001+
従業員数
Eindhoven
本社所在地
$45B
企業価値
レビュー
10件のレビュー
3.7
10件のレビュー
ワークライフバランス
3.5
報酬
4.0
企業文化
3.8
キャリア
3.2
経営陣
3.0
72%
知人への推奨率
良い点
Supportive management and colleagues
Innovation and interesting technology
Good work-life balance and flexible hours
改善点
Management issues and poor communication
Limited career advancement and training
Heavy workload and long hours
給与レンジ
227件のデータ
Junior/L3
Intern
L3
Junior/L3 · Data Scientist
0件のレポート
$114,000
年収総額
基本給
$99,000
ストック
-
ボーナス
$15,000
$96,900
$131,100
面接レビュー
レビュー42件
難易度
3.1
/ 5
期間
14-28週間
内定率
33%
体験
ポジティブ 69%
普通 13%
ネガティブ 18%
面接プロセス
1
Phone Screen
2
Technical Interview
3
Hiring Manager
4
Team Fit
よくある質問
Technical skills
Past experience
Team collaboration
Problem solving
最新情報
Raymond James raises NXP Semiconductors price target on growth areas - Investing.com
Investing.com
News
·
1w ago
Wolfe Research raises NXP Semiconductors stock price target to $320 - Investing.com
Investing.com
News
·
1w ago
Wells Fargo raises NXP Semiconductors price target on auto demand - Investing.com
Investing.com
News
·
1w ago
Evercore ISI raises NXP Semiconductors price target on strong outlook - Investing.com
Investing.com
News
·
1w ago