refresh

Trending Companies

Trending

Jobs

JobsNXP Semiconductors

Principal Physical Design Engineer

NXP Semiconductors

Principal Physical Design Engineer

NXP Semiconductors

Pune; Bangalore

·

On-site

·

Full-time

·

5d ago

Required Skills

Python

Job Summary

We are seeking a highly experienced Principal PD Engineer for iMCU & Connectivity to lead and contribute to the physical design and implementation of complex, high-performance semiconductor integrated circuits. This role involves driving technical solutions, mentoring junior engineers, and ensuring the timely delivery of cutting-edge products within NXP's diverse portfolio.

Job Responsibilities As a Principal PD Engineer, your responsibilities will include but are not limited to:

  • Will be responsible for floor planning, power grid design, place and route, low power implementation, clock tree synthesis, timing closure, power/signal integrity analysis, to physical verification (DRC/LVS/Antenna).

The role would involve in-depth knowledge and responsibilities spanning all aspects of physical implementation.

  • Drive the definition and implementation of physical design methodologies, flows, and best practices to optimize performance, power, and area.

  • Perform comprehensive static timing analysis (STA) and ensure all timing constraints are met across various corners and modes.

  • Conduct power integrity (IR drop) and signal integrity (Crosstalk) analysis and implement solutions to mitigate issues.

  • Oversee and perform design rule checking (DRC), layout versus schematic (LVS), and other physical verification steps to ensure tape-out readiness.

  • Collaborate closely with architecture, RTL design, DFT, and package teams to ensure seamless integration and successful product delivery.

  • Mentor and provide technical guidance to junior and senior physical design engineers, fostering a culture of continuous learning and excellence.

  • Evaluate and adopt new EDA tools and technologies to improve design efficiency and quality.

  • Job Qualifications

  • Bachelor's degree with 12+ years of professional experience or Master's degree with 10+ years of professional experience.

Working knowledge on advance tech nodes 16ff and below is highly desirable.

Extensive knowledge and experience in back-end implementation tasks such as (timing & power), synthesis, low power implementation, power analysis, equivalence checking and STA.

  • Experience at top-level will be added advantage.

  • Expert-level proficiency with industry-standard EDA tools for physical design (e.g., Cadence Innovus, Synopsys Fusion Compiler/ICC2, Ansys Red Hawk/PowerSI).

  • Deep understanding of Static Timing Analysis (STA) concepts, sign-off criteria, and tools (e.g., Synopsys Prime Time).

  • Strong knowledge of power analysis and optimization techniques (e.g., UPF/CPF, clock gating, power intent).

  • Proven experience with physical verification tools (e.g., Synopsys IC Validator, Cadence Pegasus/PVS, Mentor Calibre).

  • Solid understanding of semiconductor device physics, process technology effects, and DFM/DFY considerations.

  • Proficiency in scripting languages (e.g., Tcl, Python, Perl) for automation of design flows and analysis.

  • Excellent problem-solving, analytical, and debugging skills.

  • Strong communication and interpersonal skills, with the ability to effectively collaborate with cross-functional teams and mentor other engineers.

  • Ability to work independently and take ownership of critical design aspects.

  • xperience.

More information about NXP in India...

Total Views

0

Apply Clicks

0

Mock Applicants

0

Scraps

0

About NXP Semiconductors

NXP Semiconductors

NXP Semiconductors produces secure connectivity solutions for embedded applications.

10,001+

Employees

Eindhoven

Headquarters

Reviews

3.9

44 reviews

Work Life Balance

3.8

Compensation

3.9

Culture

4.1

Career

3.6

Management

3.8

73%

Recommend to a Friend

Pros

Competitive compensation and benefits

Good work-life balance and flexible environment

Interesting projects and challenges

Cons

Room for improvement in processes

Work-life balance varies by team

Internal communication could improve

Salary Ranges

267 data points

Junior/L3

L3

Junior/L3 · Data Scientist

0 reports

$114,000

total / year

Base

$99,000

Stock

-

Bonus

$15,000

$96,900

$131,100

Interview Experience

42 interviews

Difficulty

3.1

/ 5

Duration

14-28 weeks

Offer Rate

33%

Experience

Positive 69%

Neutral 13%

Negative 18%

Interview Process

1

Phone Screen

2

Technical Interview

3

Hiring Manager

4

Team Fit

Common Questions

Technical skills

Past experience

Team collaboration

Problem solving