採用
福利厚生
•Healthcare
•Parental Leave
必須スキル
Python
Today’s complex SOCs have demanding performance goals. Meeting these goals is critical for success of these parts. The performance verification team is responsible to qualify that the design architecture and implementation meets these goals with detailed metrics analysis and cross correlation across model, RTL, emulation, silicon.
Expectations include:
- The candidate is expected to develop in depth understanding of chip architecture and define/ develop performance verification scenarios to test design/ architecture and report bottlenecks/ optimization opportunities.
- The test cases should cover system scenarios/ benchmarks which stress target path/ feature as well as subsystem analysis.
- The reference metrics to qualify the results needs to be synthesized based on references from system architecture team, software team, IP team, industry standards or defined based on abstract use case descriptions available as part of design requirements.
- Strong skills in debug, failure re-creation and root cause analysis
- Work with peer teams to correlate performance metrics across different platforms (TLM, RTL, Emulation, Silicon validation, applications).
- Working with cross domains
- IP owners, Systems and Core design teams to achieve performance verification objectives
Job Qualifications
Experience in below areas is needed
-
Experience with HDL/HVL like Verilog, System Verilog, UVM methodology.
-
Strong understanding Bus Protocols like AHB, AXI, CHI, ACE, APB
-
Understanding of processor architecture, debug architecture, Cache Coherency, NIC/NOC Architecture
-
Understanding of memory subsystems, caches, DDR controllers.
-
Programming skills in C/C++/ Python or other languages.
-
User experience to execute, analyze and debug test cases on emulation platform would be an added advantage.
-
Domain knowledge in at least some of the areas like Graphics/Multimedia/Networking IPs like PCIe, MIPI, Ethernet, USB etc.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Senior Automation Engineer(Ansible and Powershell)
Citigroup · PUNE, Mahārāshtra, India

Sr. Design Verification Engineer
AMD · Bangalore

WIFI PHY Senior Design Verification Engineer
Qualcomm · Bangalore, Karnataka, India

Design Verification Principal Engineer
Marvell · Bangalore

Senior Automation Engineer-Edge
Schneider Electric · Bangalore, India; Gurgaon, India
NXP Semiconductorsについて
NXP Semiconductors
PublicNXP Semiconductors produces secure connectivity solutions for embedded applications.
10,001+
従業員数
Eindhoven
本社所在地
$45B
企業価値
レビュー
3.7
10件のレビュー
ワークライフバランス
3.8
報酬
4.0
企業文化
4.2
キャリア
3.2
経営陣
3.0
72%
友人に勧める
良い点
Supportive management and colleagues
Good work-life balance and flexible hours
Innovation and interesting technology projects
改善点
Limited career advancement and training opportunities
Management communication and organization issues
Heavy workload and long hours during deadlines
給与レンジ
227件のデータ
Junior/L3
L3
Intern
Junior/L3 · Data Scientist
0件のレポート
$114,000
年収総額
基本給
$99,000
ストック
-
ボーナス
$15,000
$96,900
$131,100
面接体験
42件の面接
難易度
3.1
/ 5
期間
14-28週間
内定率
33%
体験
ポジティブ 69%
普通 13%
ネガティブ 18%
面接プロセス
1
Phone Screen
2
Technical Interview
3
Hiring Manager
4
Team Fit
よくある質問
Technical skills
Past experience
Team collaboration
Problem solving
ニュース&話題
NXP Semiconductors (NASDAQ:NXPI) Rating Lowered to "Strong Sell" at Mizuho - MarketBeat
MarketBeat
News
·
4d ago
Mizuho downgrades NXP Semiconductors stock on auto exposure - Investing.com
Investing.com
News
·
4d ago
Mizuho Securities Maintains NXP Semiconductors(NXPI.US) With Sell Rating, Maintains Target Price $188 - Moomoo
Moomoo
News
·
4d ago
This NXP Semiconductors Analyst Turns Bearish; Here Are Top 5 Downgrades For Friday - Benzinga
Benzinga
News
·
4d ago