refresh

トレンド企業

トレンド企業

採用

求人NXP Semiconductors

Senior Digital Verification Engineer

NXP Semiconductors

Senior Digital Verification Engineer

NXP Semiconductors

Pune

·

On-site

·

Full-time

·

3w ago

必須スキル

Python

Git

Jira

Lead ASIC Verification Engineer

(Typically, 6 to 10 years of industry experience)

The Digital Engineering group is a highly collaborative organization comprising experienced ASIC and Systems engineers with deep expertise across architecture, logic design, verification, physical design, hardware–software co‑simulation, FPGA prototyping, and firmware development. The team brings together decades of cumulative industry experience and operates at the forefront of modern semiconductor design.

We leverage advanced semiconductor process technologies and industry‑standard, state‑of‑the‑art EDA tools to deliver high‑quality silicon solutions. Our scope spans the full SoC development lifecycle, from architectural definition through verification, validation, and final product delivery.

Responsibilities

  • Implement and execute verification for IP blocks and sub‑systems using System Verilog and UVM, following established verification methodologies and plans.
  • **Develop and enhance UVM components,**including agents, monitors, drivers, scoreboards, assertions, and functional coverage models.
  • **Author and execute test plans and testcases,**including directed and constrained‑random tests, to validate functional correctness and corner cases.
  • Contribute to verification closure,analyzing coverage results, identifying gaps, and adding tests or coverage points to meet sign‑off requirements.
  • **Participate in low‑power verification,**assisting with UPF/CPF integration and validating power‑related scenarios under guidance.
  • **Assist in HW–FW co‑verification,**including development and execution of C/C++ tests for simulation or prototyping platforms.
  • **Debug RTL issues,**collaborating with design engineers to resolve functional mismatches, assertion failures, and coverage holes.
  • Execute and maintain regressions, triaging failures and ensuring stability of the verification environment.
  • **Review specifications and design documents,**raising questions and identifying potential verification risks early in the development cycle.
  • **Work closely with peers and senior engineers,**contribute to team deliverables and continuously improving verification quality.

Qualifications / Skills

  • **Hands‑on experience in ASIC/IP verification,**with at least one or more tape‑out cycles in a professional semiconductor environment.
  • Good proficiency in System Verilog and UVM, with experience developing test benches and testcases.
  • Working knowledge of core verification concepts, including: Test planning and execution
  • Directed and constrained‑random stimulus
  • Functional and code coverage
  • Basic assertion‑based verification
  • Introduction to low‑power verification concepts
  • Exposure to C/C++ programming for verification or HW–FW interaction.
  • Basic scripting skills(Python, Perl, or similar) for automation and debug support.
  • **Experience using version control and issue‑tracking tools,**such as Git and Jira.
  • **Strong problem‑solving skills, attention to detail, and willingness to learn,**with the ability to take ownership of assigned verification tasks.
  • Effective written and verbal communication skills, and ability to work well within a team environment.

More information about NXP in India...

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

NXP Semiconductorsについて

NXP Semiconductors

NXP Semiconductors produces secure connectivity solutions for embedded applications.

10,001+

従業員数

Eindhoven

本社所在地

$45B

企業価値

レビュー

3.7

10件のレビュー

ワークライフバランス

3.8

報酬

4.0

企業文化

4.2

キャリア

3.2

経営陣

3.0

72%

友人に勧める

良い点

Supportive management and colleagues

Good work-life balance and flexible hours

Innovation and interesting technology projects

改善点

Limited career advancement and training opportunities

Management communication and organization issues

Heavy workload and long hours during deadlines

給与レンジ

227件のデータ

Junior/L3

L3

Intern

Junior/L3 · Data Scientist

0件のレポート

$114,000

年収総額

基本給

$99,000

ストック

-

ボーナス

$15,000

$96,900

$131,100

面接体験

42件の面接

難易度

3.1

/ 5

期間

14-28週間

内定率

33%

体験

ポジティブ 69%

普通 13%

ネガティブ 18%

面接プロセス

1

Phone Screen

2

Technical Interview

3

Hiring Manager

4

Team Fit

よくある質問

Technical skills

Past experience

Team collaboration

Problem solving