招聘
About the Team
The Digital Engineering group is a highly collaborative organization comprising experienced ASIC and Systems engineers with deep expertise across architecture, logic design, verification, physical design, hardware–software co‑simulation, FPGA prototyping, and firmware development. The team brings together decades of cumulative industry experience and operates at the forefront of modern semiconductor design.
We leverage advanced semiconductor process technologies and industry‑standard, state‑of‑the‑art EDA tools to deliver high‑quality silicon solutions. Our scope spans the full SoC development lifecycle, from architectural definition through verification, validation, and final product delivery.
Senior/Staff ASIC Verification Engineer
(Typically, 10–12 years of industry experience)
Responsibilities
- **Lead verification efforts for complex IPs or sub‑systems,**contributing to SoC‑level verification strategy under guidance from principal/architect‑level engineers.
- **Design, develop, and maintain System Verilog/UVM‑based verification environments,**including agents, scoreboards, monitors, checkers, assertions, and functional coverage.
- **Contribute to verification planning,**translating architectural specifications into detailed test plans and coverage models, and ensuring alignment with overall project verification goals.
- **Develop UVM test sequences,**including constrained‑random, directed, and layered sequences, and participate in defining stimulus strategies to achieve coverage closure.
- **Drive verification closure for owned blocks,**tracking functional, code, assertion, and power coverage, identifying gaps, and proposing corrective actions.
- **Participate in low‑power verification flows,**including UPF/CPF integration and validation of power states and transitions at block and sub‑system levels.
- **Support HW–FW co‑verification activities,**including development of C/C++ testcases for simulation, emulation, or FPGA prototyping, and assist with early firmware bring‑up.
- **Debug complex RTL and gate‑level issues,**working closely with design and architecture teams to root‑cause functional, timing, and power‑related problems.
- **Contribute to regression infrastructure,**including test triage, failure analysis, and improving regression efficiency and stability.
- Collaborate effectively with cross‑functional teams(design, firmware, validation, and architecture) to ensure timely and high‑quality delivery.
- **Mentor junior verification engineers,**providing technical guidance, code reviews, and best‑practice recommendations.
Qualifications / Skills
- **Strong track record of block or sub‑system verification ownership,**with experience contributing to multiple successful tape‑outs.
- **Advanced proficiency in System Verilog and UVM,**with hands‑on experience building reusable and maintainable verification components.
- Solid understanding of ASIC verification methodologies, including: Verification planning and execution
- Directed and constrained‑random testing
- Functional, code, and assertion coverage
- Assertion‑based verification
- Low‑power verification using UPF/CPF
- Experience with C/C++‑based test development for HW–FW simulation, emulation, or prototyping environments.
- Working knowledge of scripting languages such as Python or Perl for automation, debug, and regression support.
- **Familiarity with standard development and tracking tools,**including Git, Jira, and Confluence.
- **Strong analytical and debugging skills,**with the ability to work independently on complex verification problems.
- **Clear communication skills and a collaborative mindset,**capable of influencing technical decisions within the immediate team.
More information about NXP in India...
总浏览量
0
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

Test&Validation Engineer/Sr Engineer (M/F/D)
Valeo · Pune

Senior Technical Executive
JLL · Pune, MH

Senior Lead - Technology Risk and Control (Issue Management)
Northern Trust · Pune, India

Group Resident Engineer / Sr Engineer (M/F/D)
Valeo · Pune

Senior Group Technical Architect
HCL Technologies · Pune, India
关于NXP Semiconductors
NXP Semiconductors
PublicNXP Semiconductors produces secure connectivity solutions for embedded applications.
10,001+
员工数
Eindhoven
总部位置
$45B
企业估值
评价
3.7
10条评价
工作生活平衡
3.8
薪酬
4.0
企业文化
4.2
职业发展
3.2
管理层
3.0
72%
推荐给朋友
优点
Supportive management and colleagues
Good work-life balance and flexible hours
Innovation and interesting technology projects
缺点
Limited career advancement and training opportunities
Management communication and organization issues
Heavy workload and long hours during deadlines
薪资范围
227个数据点
Junior/L3
L3
Intern
Junior/L3 · Data Scientist
0份报告
$114,000
年薪总额
基本工资
$99,000
股票
-
奖金
$15,000
$96,900
$131,100
面试经验
42次面试
难度
3.1
/ 5
时长
14-28周
录用率
33%
体验
正面 69%
中性 13%
负面 18%
面试流程
1
Phone Screen
2
Technical Interview
3
Hiring Manager
4
Team Fit
常见问题
Technical skills
Past experience
Team collaboration
Problem solving
新闻动态
NXP Semiconductors (NASDAQ:NXPI) Rating Lowered to "Strong Sell" at Mizuho - MarketBeat
MarketBeat
News
·
2d ago
Mizuho downgrades NXP Semiconductors stock on auto exposure - Investing.com
Investing.com
News
·
3d ago
Mizuho Securities Maintains NXP Semiconductors(NXPI.US) With Sell Rating, Maintains Target Price $188 - Moomoo
Moomoo
News
·
3d ago
This NXP Semiconductors Analyst Turns Bearish; Here Are Top 5 Downgrades For Friday - Benzinga
Benzinga
News
·
3d ago