채용
About the Team
The Digital Engineering group is a highly collaborative organization comprising experienced ASIC and Systems engineers with deep expertise across architecture, logic design, verification, physical design, hardware–software co‑simulation, FPGA prototyping, and firmware development. The team brings together decades of cumulative industry experience and operates at the forefront of modern semiconductor design.
We leverage advanced semiconductor process technologies and industry‑standard, state‑of‑the‑art EDA tools to deliver high‑quality silicon solutions. Our scope spans the full SoC development lifecycle, from architectural definition through verification, validation, and final product delivery.
Senior/Staff ASIC Verification Engineer
(Typically, 10–12 years of industry experience)
Responsibilities
- **Lead verification efforts for complex IPs or sub‑systems,**contributing to SoC‑level verification strategy under guidance from principal/architect‑level engineers.
- **Design, develop, and maintain System Verilog/UVM‑based verification environments,**including agents, scoreboards, monitors, checkers, assertions, and functional coverage.
- **Contribute to verification planning,**translating architectural specifications into detailed test plans and coverage models, and ensuring alignment with overall project verification goals.
- **Develop UVM test sequences,**including constrained‑random, directed, and layered sequences, and participate in defining stimulus strategies to achieve coverage closure.
- **Drive verification closure for owned blocks,**tracking functional, code, assertion, and power coverage, identifying gaps, and proposing corrective actions.
- **Participate in low‑power verification flows,**including UPF/CPF integration and validation of power states and transitions at block and sub‑system levels.
- **Support HW–FW co‑verification activities,**including development of C/C++ testcases for simulation, emulation, or FPGA prototyping, and assist with early firmware bring‑up.
- **Debug complex RTL and gate‑level issues,**working closely with design and architecture teams to root‑cause functional, timing, and power‑related problems.
- **Contribute to regression infrastructure,**including test triage, failure analysis, and improving regression efficiency and stability.
- Collaborate effectively with cross‑functional teams(design, firmware, validation, and architecture) to ensure timely and high‑quality delivery.
- **Mentor junior verification engineers,**providing technical guidance, code reviews, and best‑practice recommendations.
Qualifications / Skills
- **Strong track record of block or sub‑system verification ownership,**with experience contributing to multiple successful tape‑outs.
- **Advanced proficiency in System Verilog and UVM,**with hands‑on experience building reusable and maintainable verification components.
- Solid understanding of ASIC verification methodologies, including: Verification planning and execution
- Directed and constrained‑random testing
- Functional, code, and assertion coverage
- Assertion‑based verification
- Low‑power verification using UPF/CPF
- Experience with C/C++‑based test development for HW–FW simulation, emulation, or prototyping environments.
- Working knowledge of scripting languages such as Python or Perl for automation, debug, and regression support.
- **Familiarity with standard development and tracking tools,**including Git, Jira, and Confluence.
- **Strong analytical and debugging skills,**with the ability to work independently on complex verification problems.
- **Clear communication skills and a collaborative mindset,**capable of influencing technical decisions within the immediate team.
More information about NXP in India...
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

Test&Validation Engineer/Sr Engineer (M/F/D)
Valeo · Pune

Senior Technical Executive
JLL · Pune, MH

Senior Lead - Technology Risk and Control (Issue Management)
Northern Trust · Pune, India

Group Resident Engineer / Sr Engineer (M/F/D)
Valeo · Pune

Senior Group Technical Architect
HCL Technologies · Pune, India
NXP Semiconductors 소개
NXP Semiconductors
PublicNXP Semiconductors produces secure connectivity solutions for embedded applications.
10,001+
직원 수
Eindhoven
본사 위치
$45B
기업 가치
리뷰
3.7
10개 리뷰
워라밸
3.8
보상
4.0
문화
4.2
커리어
3.2
경영진
3.0
72%
친구에게 추천
장점
Supportive management and colleagues
Good work-life balance and flexible hours
Innovation and interesting technology projects
단점
Limited career advancement and training opportunities
Management communication and organization issues
Heavy workload and long hours during deadlines
연봉 정보
227개 데이터
Junior/L3
L3
Intern
Junior/L3 · Data Scientist
0개 리포트
$114,000
총 연봉
기본급
$99,000
주식
-
보너스
$15,000
$96,900
$131,100
면접 경험
42개 면접
난이도
3.1
/ 5
소요 기간
14-28주
합격률
33%
경험
긍정 69%
보통 13%
부정 18%
면접 과정
1
Phone Screen
2
Technical Interview
3
Hiring Manager
4
Team Fit
자주 나오는 질문
Technical skills
Past experience
Team collaboration
Problem solving
뉴스 & 버즈
NXP Semiconductors (NASDAQ:NXPI) Rating Lowered to "Strong Sell" at Mizuho - MarketBeat
MarketBeat
News
·
2d ago
Mizuho downgrades NXP Semiconductors stock on auto exposure - Investing.com
Investing.com
News
·
3d ago
Mizuho Securities Maintains NXP Semiconductors(NXPI.US) With Sell Rating, Maintains Target Price $188 - Moomoo
Moomoo
News
·
3d ago
This NXP Semiconductors Analyst Turns Bearish; Here Are Top 5 Downgrades For Friday - Benzinga
Benzinga
News
·
3d ago