採用

Principal High Speed Mixed Signal Circuit Design Engineer
United States, US
·
On-site
·
Full-time
·
8mo ago
In an increasingly connected world, the pandemic has highlighted just how essential telecom networks are to keeping society running. The Network Infrastructure group is at the heart of a revolution to connectivity, pushing the boundaries to deliver more and faster network capacity to people worldwide through our ambition, innovation, and technical expertise
Join Optical Networks division, where innovation meets scale in the AI-driven data center era. With the recent acquisition of Infinera, we’ve united two industry leaders to create an optical networking powerhouse—combining cutting-edge technology with proven leadership to redefine the future of connectivity.
The successful candidate shall possess the capability to design and analyze high-speed, high-performance analog/mixed-signal circuits, including data converters, PLLs, and SERDES, in advanced CMOS FinFET technologies. She or he shall bring the design to production. Engaging in high-speed analog circuit design gives you the chance to create the technical differentiation that will allow Infinera to hold market leadership. By building cutting-edge circuitry, we will together revolutionize the era of efficient high-speed transmission. NION2026
Mandatory Knowledge/Skills/Abilities:
-
Must be extremely familiar with essential CAD tools, such as Cadence Virtuoso, Spectre, Incisive, Calibre, EMX, and Totem EM/IR, etc.
-
Must have a proven tracking record of designing complex analog / mixed signal IPs or chips in deep submicron CMOS technologies.
-
Must have experiences in bringing high performance analog IPs including but not limited to high-speed ADC, high-speed DAC, and high-frequency low-jitter PLL to production.
-
Must have a decent understanding in CMOS analog / mixed signal design methodologies and circuit analysis;
-
Must have a good understanding of device physics and the impacts of layout effects;
-
Able to perform the behavioral modeling the blocks and circuits with Verilog-A or Verilog-AMS;
-
Collaborative with other local or remote team members in a fast-paced professional environment.
Preferred Knowledge/Skill/Abilities:
-
Fluent in verbal and written communications;
-
Independently resolves issues and conquer design challenges;
-
Self-motivated and detail-oriented;
-
Has the knowledge of (optical) communication theories and Matlab coding.
Education and Experience Requirements:
-
Principal Design Engineer: M.S. in E.E. with 12+ years’ experience, or Ph.D. in E.E. with 8+ years’ experience
-
Design, implement, and simulate the functionality and performance of various high speed analog circuits, including the ADCs and DACs;
-
Create the layout floor plans to optimize the overall performance; Supervise the layout activities and give concise guidelines to layout engineers, need to be hands on in drawing layout if necessary;
-
Exploring the trade-offs of the different topologies and propose the best solution to achieve or exceed the requirements in terms of power/area/linearity/bandwidth, etc.
-
Develop the analog testing plans and work with the PE/TE teams to characterize the functionality and performance of the products to ensure the quality;
-
Need to support and comply with the team’s design methodologies and release flows.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Member of Technical Staff - AI Product - Build Engineer
Microsoft · United States, California, Mountain View

Senior Cyber Engineer, Security Endpoint (SD/TX/DC/Remote) (R4653)
Shield AI · United States

Principal Structural Analyst (R3263)
Shield AI · United States

Senior Technical Risk Engineer
Ford · United States, US

Senior Solution Engineer - AI Business Process
Microsoft · United States, Multiple Locations, Multiple Locations
Nokiaについて

Nokia
PublicNokia Corporation is a Finnish multinational telecommunications, information technology, and consumer electronics corporation, originally established as a pulp mill in 1865.
10,001+
従業員数
Espoo
本社所在地
$24B
企業価値
レビュー
3.6
10件のレビュー
ワークライフバランス
4.2
報酬
3.5
企業文化
4.0
キャリア
2.8
経営陣
2.5
65%
友人に勧める
良い点
Good work-life balance and flexibility
Supportive and relaxed work environment
Great culture and people
改善点
Frequent layoffs and job security issues
Limited career advancement opportunities
Constant leadership and priority changes
給与レンジ
28件のデータ
Junior/L3
Mid/L4
Junior/L3 · Global 1830 TAC Engineer
1件のレポート
$141,314
年収総額
基本給
$108,703
ストック
-
ボーナス
-
$141,314
$141,314
面接体験
4件の面接
難易度
3.0
/ 5
期間
14-28週間
内定率
25%
体験
ポジティブ 50%
普通 25%
ネガティブ 25%
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Interview
4
HR Follow-up
5
Offer
よくある質問
Technical Knowledge
Coding/Algorithm
Behavioral/STAR
Past Experience
ニュース&話題
Nokia (NYSE:NOK) Announces Quarterly Earnings Results, Hits Estimates - MarketBeat
MarketBeat
News
·
Today
Nokia Earnings: Efforts to Integrate Infinera Bear Fruit Amid Growing Data Center Networking Demand - Morningstar
Morningstar
News
·
Today
Why Is Nokia Stock Gaining Friday? - Benzinga
Benzinga
News
·
Today
Why Nokia Shares Are Sliding Despite AI Tailwinds - TipRanks
TipRanks
News
·
Today