refresh

トレンド企業

Trending

採用

JobsNokia

Principal High Speed Mixed Signal Circuit Design Engineer

Nokia

Principal High Speed Mixed Signal Circuit Design Engineer

Nokia

United States, US

·

On-site

·

Full-time

·

7mo ago

In an increasingly connected world, the pandemic has highlighted just how essential telecom networks are to keeping society running. The Network Infrastructure group is at the heart of a revolution to connectivity, pushing the boundaries to deliver more and faster network capacity to people worldwide through our ambition, innovation, and technical expertise​

Join Optical Networks division, where innovation meets scale in the AI-driven data center era. With the recent acquisition of Infinera, we’ve united two industry leaders to create an optical networking powerhouse—combining cutting-edge technology with proven leadership to redefine the future of connectivity.​

The successful candidate shall possess the capability to design and analyze high-speed, high-performance analog/mixed-signal circuits, including data converters, PLLs, and SERDES, in advanced CMOS FinFET technologies. She or he shall bring the design to production. Engaging in high-speed analog circuit design gives you the chance to create the technical differentiation that will allow Infinera to hold market leadership. By building cutting-edge circuitry, we will together revolutionize the era of efficient high-speed transmission. NION2026

Mandatory Knowledge/Skills/Abilities:

  • Must be extremely familiar with essential CAD tools, such as Cadence Virtuoso, Spectre, Incisive, Calibre, EMX, and Totem EM/IR, etc.

  • Must have a proven tracking record of designing complex analog / mixed signal IPs or chips in deep submicron CMOS technologies.

  • Must have experiences in bringing high performance analog IPs including but not limited to high-speed ADC, high-speed DAC, and high-frequency low-jitter PLL to production.

  • Must have a decent understanding in CMOS analog / mixed signal design methodologies and circuit analysis;

  • Must have a good understanding of device physics and the impacts of layout effects;

  • Able to perform the behavioral modeling the blocks and circuits with Verilog-A or Verilog-AMS;

  • Collaborative with other local or remote team members in a fast-paced professional environment.

Preferred Knowledge/Skill/Abilities:

  • Fluent in verbal and written communications;

  • Independently resolves issues and conquer design challenges;

  • Self-motivated and detail-oriented;

  • Has the knowledge of (optical) communication theories and Matlab coding.

Education and Experience Requirements:

  • Principal Design Engineer: M.S. in E.E. with 12+ years’ experience, or Ph.D. in E.E. with 8+ years’ experience

  • Design, implement, and simulate the functionality and performance of various high speed analog circuits, including the ADCs and DACs;

  • Create the layout floor plans to optimize the overall performance; Supervise the layout activities and give concise guidelines to layout engineers, need to be hands on in drawing layout if necessary;

  • Exploring the trade-offs of the different topologies and propose the best solution to achieve or exceed the requirements in terms of power/area/linearity/bandwidth, etc.

  • Develop the analog testing plans and work with the PE/TE teams to characterize the functionality and performance of the products to ensure the quality;

  • Need to support and comply with the team’s design methodologies and release flows.

Total Views

0

Apply Clicks

0

Mock Applicants

0

Scraps

0

About Nokia

Nokia

Nokia

Public

Nokia Corporation is a Finnish multinational telecommunications, information technology, and consumer electronics corporation, originally established as a pulp mill in 1865.

10,001+

Employees

Espoo

Headquarters

Reviews

3.6

25 reviews

Work Life Balance

3.8

Compensation

2.7

Culture

3.9

Career

2.9

Management

2.8

65%

Recommend to a Friend

Pros

Good work-life balance and flexible schedules

Strong company culture and nice people

Excellent benefits and learning opportunities

Cons

Low salary and compensation issues

Limited growth and career opportunities

Frequent leadership changes and lack of direction

Salary Ranges

22 data points

Junior/L3

Mid/L4

Junior/L3 · Global 1830 TAC Engineer

1 reports

$141,314

total / year

Base

$108,703

Stock

-

Bonus

-

$141,314

$141,314

Interview Experience

7 interviews

Difficulty

2.7

/ 5

Duration

14-28 weeks

Offer Rate

57%

Experience

Positive 14%

Neutral 72%

Negative 14%

Interview Process

1

Application Review

2

Technical Phone Screen

3

Technical Interview

4

HR Interview

5

Team Matching

6

Offer

Common Questions

Coding/Algorithm

Technical Knowledge

Behavioral/STAR

System Design

Past Experience